The invention relates to a circuit intended to supply a reference voltage comprising a voltage generator (REF) provided with a supply terminal and an output for supplying a voltage having a given nominal value (VR) and comprising a differential amplifier (A), fed by a first supply voltage, whose non-inverting input is connected to the output of the voltage generator (REF). An output of the differential amplifier (A) is connected to an input of a follower stage (T) through a controlled switching device (1), the follower stage (T) having its input connected to the first supply voltage through a first resistor (R1) and having its output, which supplies the said reference voltage (VD), connected on the one hand to the inverting input of the differential amplifier (A) through a divider bridge and on the other hand to the supply termianl of the voltage generator (REF). A control circuit (C) of the switching device is operated so as to receive at least the supply voltage in such a manner that the switching device (1) is closed when the supply voltage reaches a threshold for which both the voltage generator and the differential amplifier are in a nominal operating zone.

Patent
   5079497
Priority
Aug 22 1989
Filed
Aug 14 1990
Issued
Jan 07 1992
Expiry
Aug 14 2010
Assg.orig
Entity
Large
17
5
EXPIRED
1. A circuit intended to supply a reference voltage comprising a voltage generator provided with a supply terminal and an output for supplying a voltage having a given nominal value, a differential amplifier provided with a non-inverting input coupled to the output of the voltage generator, an inverting input and an output, and a first follower stage provided with an input coupled to the output of the differential amplifier and an output for supplying the reference voltage, the differential amplifier being coupled between a first and second supply terminal for receiving a supply voltage and the output of the first follower stage being fed back to the inverting input by means of a divider bridge, characterized in that the output of the differential amplifier is coupled to the input of the first follower stage by means of a controlled switching device, the input of the first follower stage being further coupled to the first supply terminal by means of a resistor and the output of the first follower stage being coupled to the supply terminal of the voltage generator, and in that the circuit comprises a control circuit for controlling the switching device operated so as to receive at least the supply voltage in such a manner that the switching device is closed when the supply voltage attains a threshold for which both the voltage generator and the differential amplifier are in a nominal operating zone.
2. A circuit as claimed in claim 1, wherein the differential amplifier comprises a first branch, whose input constitutes said non-inverting input, and a second branch, whose input constitutes said inverting input, in that the control circuit is operated so as to inhibit passage of current in the second branch when the supply voltage is lower than said threshold, and in that the switching circuit comprises a second follower stage, which is operated so as to conduct only when current flows through the second branch.
3. A circuit as claimed in claim 2, wherein the first branch comprises an emitter-collector path of a first transistor of a first type, whose base and collector are coupled to each other, by means of respectively an emitter and a base of a second transistor of the first type, whose collector is coupled to the second supply terminal, the collector of the first transistor being coupled to that of a third transistor of a second opposite to the first type, whose emitter is coupled to the second supply terminal by means of a current source and whose base constitutes the non-inverting input of the differential amplifier.
4. A circuit as claimed in claim 3, wherein the second branch comprises an emitter-collector path of a fourth transistor of the first type, whose base is coupled to that of the first transistor, a collector of the fourth transistor being coupled to that of a fifth transistor of the second type, whose emitter is coupled to that of the third transistor and whose base constitutes the inverting input of the differential amplifier.
5. A circuit as claimed in claim 4, wherein the emitter of the fourth transistor is coupled to that of the first transistor.
6. A circuit as claimed in claim 5, wherein the control circuit comprises a sixth transistor of the second type, whose collector is coupled to the first supply terminal, whose emitter is coupled to the emitters of the first and fourth transistors and whose base is coupled to a terminal of the first resistor, which is not coupled to the first supply terminal.
7. A circuit as claimed in claim 6, wherein the second follower stage comprises a seventh transistor, whose base is coupled to the collector of the fifth transistor, whose collector is coupled to the second supply terminal and whose emitter is coupled to the input of the first follower stage.
8. A circuit as claimed in claim 7, wherein the emitter of the seventh transistor is coupled to the input of the first follower stage by means of a forward-biased diode.
9. A circuit as claimed in claim 7, wherein a further resistor is disposed between the aforesaid resistor and the input of the first follower stage.
10. A circuit as claimed in claim 7, wherein the first follower stage comprises an eighth transistor having two emitters, whose base constitutes the input, whose collector is connected to the first supply terminal, whose first emitter is connected to an end of the divider bridge and whose second emitter constitutes the output of the first follower stage.
11. A circuit as claimed in 7, wherein the divider bridge comprises a third and a fourth resistor.
12. A circuit as claimed in claim 8 wherein a further resistor is disposed between the aforesaid resistor and the input of the first follower stage.
13. A circuit as claimed in claim 8, wherein the first follower stage comprises an eighth transistor having two emitters, whose base constitutes the input, whose collector is connected to the first supply terminal, whose first emitter is connected to an end of the divider bridge and whose second emitter constitutes the output of the first follower stage.
14. A circuit as claimed in claim 9, wherein the first follower stage comprises an eighth transistor having two emitters, whose base constitutes the input, whose collector is connected to the first supply terminal, whose first emitter is connected to an end of the divider bridge and whose second emitter constitutes the output of the first follower stage.
15. A circuit as claimed in claim 12, wherein the first follower stage comprises an eighth transistor having two emitters, whose base constitutes the input, whose collector is connected to the first supply terminal, whose first emitter is connected to an end of the divider bridge and whose second emitter constitutes the output of the first follower stage.
16. A circuit as claimed in claim 8, wherein the divider bridge comprises a third and a fourth resistor.
17. A circuit as claimed in claim 9, wherein the divider bridge comprises a third and a fourth resistor.
18. A circuit as claimed in claim 10, wherein the divider bridge comprises a third and a fourth resistor.
19. A circuit as claimed in claim 12, wherein the divider bridge comprises a third and a fourth resistor.
20. A circuit as claimed in claim 13, wherein the divider bridge comprises a third and a fourth resistor.
21. A circuit as claimed in claim 14, wherein the divider bridge comprises a third and a fourth resistor.
22. A circuit as claimed in claim 15, wherein the divider bridge comprises a third and a fourth resistor.

The invention relates to a circuit intended to supply a reference voltage comprising a voltage generator provided with a supply terminal and an output for supplying a voltage having a given nominal value, a differential amplifier provided with a non-inverting input coupled to the output of the voltage generator, an inverting input and an output, and a first follower stage provided with an input coupled to the output of the differential amplifier and an output for supplying the reference voltage, the differential amplifier being coupled between a first and second supply terminal for receiving a supply voltage and the output of the first follower stage being fed back to the inverting input by means of a divider bridge.

Such a circuit is known from the second edition of the electronical handbook "Analysis and Design of Analog Integrated Circuits" by Paul R. Gray and Robert G. Meyer (John Wiley and Sons--New York), FIG. 8.37, page 516. However, in the known circuit the voltage generator is liable to instabilities during application of a supply voltage. The invention has for its object to provide a circuit which avoids this disadvantage.

The basic idea of the invention consists in that the voltage of the voltage generator is transmitted to the input of the first follower stage only when the supply voltage is sufficient to ensure that the possible instability region is exceeded.

The circuit according to the invention is for this purpose characterized in that the output of the differential amplifier is coupled to the input of the first follower stage by means of a controlled switching device, the input of the first follower stage being further coupled to the first supply terminal by means of a resistor and the output of the first follower stage being coupled to the supply terminal of the voltage generator, and in that the circuit comprises a control circuit for controlling the switching device operated so as to receive at least the supply voltage in such a manner that the switching device is closed when the supply voltage attains a threshold for which both the voltage generator and the differential amplifier are in a nominal operating zone.

The voltage generator is fed by the reference voltage produced by the circuit and the reference voltage is, when the switching device has once been closed, 1/k timer higher than the voltage produced by the voltage generator, k being the division of the divider bridge. When the supply voltage has a low value, which is insufficient to ensure that the switching device is closed, the voltage at the output of the circuit, which also feeds the voltage generator, varies with the same slope as the supply votage, except for one constant. The curve of the output voltage as a function of the supply voltage is therefore no longer liable to the risk of instability.

It is particularly advantageous that the control circuit and the controlled switching device cooperate directly with the differential amplifier. This in fact permits simplifying the electronic circuit diagram.

For this purpose, the differential amplifier can comprise a first branch, whose input constitutes said non-inverting input, and a second branch, whose input constitutes said inverting input, the control circuit can be operated so as to inhibit passage of current in the second branch when the supply voltage is lower than said threshold, and the switching circuit can comprise a second follower stage, which is operated so as to conduct only when current flows through the second branch.

The first branch can comprise an emitter-collector path of a first transistor of a first type, whose base and collector are coupled to each other, for example by means of respectively an emitter and a base of a second transistor of the first type, whose collector is coupled to the second supply terminal, the collector of the first transistor being coupled to that of a third transistor of a second type opposite to the first type, whose emitter is coupled to the second supply terminal by means of a current source and whose base constitutes the non-inverting input of the differential amplifier. Such a branch has a structure that it derives current from a low level of the supply voltage.

The second branch can comprise an emitter-collector path of a fourth transistor of the first type, whose base is coupled to that of the first transistor, a collector of the fourth transistor being coupled to that of a fifth transistor of the second type, whose emitter is coupled to that of the third transistor and whose base constitutes the inverting input of the differential amplifier. Such a branch has a structure such that it derives current only from a significant comparatively high level of the first supply voltage.

The fourth transistor can have its emitter coupled to that of the first transistor.

The control circuit is advantageously common to the two branches. For this purpose, the control circuit can comprise a sixth transistor of the second type, whose collector is coupled to the first supply terminal, whose emitter is coupled to the emitters of the first and fourth transistors and whose base is coupled to a terminal of the first resistor, which is not coupled to the first supply terminal. The voltage at the base of the sixth transistor determines the threshold from which the differential amplifier produces an output signal.

The second follower stage can comprise a seventh transistor, whose base is coupled to the collector of the fifth transistor, whose collector is coupled to the second supply terminal and whose emitter is coupled to the input of the first follower stage, as the case may be through a forward-biased diode.

The value of the said threshold can be chosen with higher precision in that a further resistor is disposed between the aforesaid resistor and the input of the first follower stage.

The first follower stage advantageously comprises an eighth transistor having two emitters, whose base constitutes the input, whose collector is connected to the first supply terminal, whose first emitter is connected to an end of the bridge and whose second emitter constitutes the output of the first follower stage.

The invention will be more clearly understood when reading the following description, given by way of non-limitative example, with reference to the drawings, in which:

FIG. 1 shows a regulator circuit of the series type according to the prior art mentioned above,

FIG. 2 shows a circuit according to the invention,

FIG. 3 shows a preferred embodiment of the invention,

FIG. 4 shows a variation of FIG. 3, and

FIG. 5 shows voltage curves as a function of the supply voltage according to FIG. 3 or 4.

According to FIG. 1, a voltage generator REF supplies a voltage VR, which is applied to the non-inverting input of a differential amplifier A fed by a supply voltage Vcc. The output S of the amplifier 10 coupled to follower circuit T, whose output, which delivers a regulated reference voltage V0, is fed back negatively to the inverting input of the amplifier A through a resistance divider bridge R3, R4. The voltage generator REF is fed by the supply voltage Vcc. During the application of a voltage, any instability of the voltage VR of the voltage generator REF has direct repercussions on the voltage V0.

According to FIG. 2, the voltage generator REF delivers at the output a voltage Vi+, which is applied to the non-inverting input of the differential amplifier A fed from a supply voltage Vcc. The output S of the amplifier A is connected through a controlled switching device 1 to the input S' of the follower stage. A resistor R1 is disposed between the input S' and the supply voltage source Vcc. The output of the follower stage delivers the regulated reference voltage V0. This output is fed back to the inverting input of the amplifier A (signal Vi-) by means of a divider bridge comprising resistors R3 and R4. The signal Vi- is present at the junction point (or centre tapping) of the divider bridge. The other end of the divider bridge is connected to a second supply voltage source (in this case the common mode terminal). The follower stage is represented as a transistor T, whose base is the point S', whose emitter delivers the signal V0 and whose collector is connected to the supply voltage source Vcc. The signal V0 is applied to the supply terminal of the voltage generator REF. A control circuit C, which receives the supply voltage Vcc (and as the case may be the voltage V0), is operated so as to close the switching device 1 when the supply voltage Vcc exceeds a given threshold, for which the voltage Vi+ delivered by the voltage generator REF has exceeded the part of its characteristic in which instabilities can occur. Consequently, when a voltage is applied to the circuit, the supply voltage Vcc starts from the value 0 and increases until it reaches its nominal value. When its value is lower than the given threshold, the switching circuit 1 is opened and the voltage V0 evolves proportionally to the instantaneous value of the voltage Vcc and independently of the voltage Vi+. In fact, the input S' of the follower stage is applied to the potential Vcc through the resistor R1. On the contrary, when the instantaneous value of the voltage Vcc reaches the given threshold, the switching circuit 1 is closed and the voltage V0 then has the value: ##EQU1## For a given value of Vcc, Vi+ reaches its nominal value VREF.

According to FIG. 3, a voltage generator (of the so-called "band gap" type) described in the aforementioned publication, page 295, comprises a transistor T11 of the npn type, whose collector is connected to the point B mentioned above and which has a resistor R15 serving as current source between its collector and its base. The emitter of the transistor T11, which delivers the voltage Vi+, is connected to a diode (npn transistor T12 connected as a diode by base-collector shortcircuit) through a resistor R11. The emitter of the transistor T12 is connected to the common mode terminal and its base is connected to that of a transistor T14, whose emitter is connected to the common mode terminal through a resistor R14 and whose collector is connected on the one hand to the emitter of the transistor T11 through a resistor R16 and on the other hand to the base of a npn transistor T15, whose emitter is connected to the common mode terminal and whose collector is connected to the base of the transistor T11 .

The amplifier A comprises a first branch having a transistor T5 of the pnp type, whose emitter is connected to a point F, whose base is connected to the emitter of a transistor T7 of the pnp type, whose collector is connected to the common mode terminal and whose base is connected to the collector of the transistor T5. The collector of the transistor T5 is connected to that of a transistor T8 of the npn type, whose base is coupled to the voltage Vi+ available at the emitter of the transistor T11 and whose emitter is connected to the common mode terminal through a resistor R8. The transistors T5 and T7 have two emitter-base junctions connected in series, which ensures that a current is susceptible to circulating in the first branch itself for a low potential value at the point F. The second branch has a pnp transistor T6, whose emitter is connected to the point F, whose base is connected to that of the transistor T5 and whose collector (point S) is connected to that of a npn transistor T9, whose emitter is connected to the common mode terminal through the resistor R8. The control circuit comprises a an npn transistor T3, whose collector is connected to the supply voltage source Vcc, whose emitter is connected to the said point F and whose base is preferably connected to the centre tapping H of a divider bridge R1, R2, having two resistors R1 and R2 connected in series between the supply voltage source Vcc and the point S', or directly to the point S', the resistor R2 then being omitted. The switching circuit comprises a pnp transistor T10, whose base is connected to the point S (output of the amplifier A), whose collector is connected to the common mode terminal and whose emitter is connected to the point S' through a forward-biased diode D.

The follower output stage comprises a transistor (T1, T2) having two emitters (or two transistors T1 and T2 arranged as an emitter follower), the emitter of T1 being connected to the divider bridge (R3, R4) and that of T2 delivering the voltage Vo being connected to the point B. The presence of this double emitter (or of the two transistors) permits conventionally of obtaining a better decoupling with respect to the charge impedance.

When Vcc has a value lower than the given threshold, the first branch of the amplifier is susceptible to being traversed by a current, but the second branch is not traversed by any current. The transistor T10 is then cut off. The base of the transistors T1 and T2 is then applied to a potential very close to the instantaneous value of Vcc.

Then there is: Vo =(Vcc -VD) ##EQU2## with VD =base-emitter voltage of a transistor (about 0.7 V).

When Vcc reaches the given threshold, the second branch of the amplifier is traversed by a current sufficient to ensure that the transistor T10 is in the conducting state. The amplifier is in its operating region and there is: ##EQU3## VS' designating the voltage at the point S'.

Consider Vi+ ≃ VREF, that is to say that for the calculation it is considered that the voltage threshold corresponds practically to the correct operating threshold of the voltage generator. It follows that: ##EQU4## For the amplifier described, a correct operation imposes that VH is at least equal to 5 VD (in fact it is necessary that VH is substantially higher than that value). Then there is: ##EQU5## The ratio R1 /R2 therefore permits of determining the threshold Vcc0 of Vcc from which the switching circuit is closed. If the resistor R2 is omitted, the points H and S' are confounded and ##EQU6## and the resistor R1 no longer influences the determination of the threshold. It is then necessary that: ##EQU7##

According to FIG. 4, the base of the transistor T3 is connected to the centre tapping H' of a divider bridge R'1 and R'2 disposed between the voltage source Vcc and the common mode terminal. The base of the transistor T1 is connected to the voltage source Vcc through the resistor R1. The emitter of the transistor T3 is connected to the point C, that of the transistor T1 is connected to the point A through the resistor R3 and that of the transistor T2 is connected to the point B. The remainder of the circuit is as in FIG. 3.

There is: ##EQU8## The threshold condition then is:

VH' >5VD.

Let it be assumed that ##EQU9## The ratio R'1 /R2 determines the threshold Vcc0 of Vcc from which the switching circuit is closed.

According to FIG. 5, the voltages Vi+, Vi- and V0 increase as soon as Vcc reaches VD (0.7 V), the regulation being obtained from 6 VD (about 4.2 V).

Morisson, Richard, Gandy, Philippe, Barbu, Stephane

Patent Priority Assignee Title
5319302, Aug 26 1991 Elpida Memory, Inc Semiconductor integrated circuit device having voltage regulating unit for variable internal power voltage level
5365161, Nov 26 1991 ROHM CO , LTD Stabilized voltage supply
5578960, Sep 30 1992 Sharp Kabushiki Kaisha Direct-current stabilizer
5583442, Feb 03 1994 Intersil Corporation Differential voltage monitor using a bridge circuit with resistors on and off of an integrated circuit
5604466, Dec 08 1992 International Business Machines Corporation On-chip voltage controlled oscillator
5789972, Mar 10 1993 Macom Technology Solutions Holdings, Inc Regulated reference voltage generator having feedback to provide a stable voltage
6031363, Aug 30 1995 STMicroelectronics, Inc Voltage regulator circuit
6091284, Dec 22 1997 JOHNSON CONTROLS -- SAFT ADVANCED POWER SOLUTIONS LLC Current control circuit
6175223, Sep 04 1999 Texas Instruments Incorporated Controlled linear start-up in a linear regulator
6268763, Feb 13 1998 Rohm Co., Ltd. Semiconductor integrated circuit device for driving a magnetic disk apparatus
6340852, May 27 1999 Renesas Electronics Corporation Voltage generating circuit capable of stably supplying power supply voltage less than rated voltage
6353310, Mar 09 2000 DC/DC charge and supply converting module
6528975, Dec 15 2000 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Saturation prevention and amplifier distortion reduction
7439718, Sep 30 2004 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Apparatus and method for high speed voltage regulation
7554395, Jun 28 2007 Intel Corporation Automatic low battery compensation scaling across multiple power amplifier stages
7702300, Jul 12 2007 III Holdings 12, LLC Envelope modulator saturation detection using a DC-DC converter
8331882, Jun 22 2007 Apple Inc VSWR normalizing envelope modulator
Patent Priority Assignee Title
3743923,
4368420, Apr 14 1981 National Semiconductor Corporation Supply voltage sense amplifier
4400661, Oct 02 1981 NCR Corporation Voltage regulation and battery dissipation limiter circuit
JP43643,
JP99510,
////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Aug 14 1990U.S. Philips Corporation(assignment on the face of the patent)
Nov 22 1990BARBU, STEPHANEU S PHILIPS CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST 0055460026 pdf
Nov 22 1990MORISSON, RICHARDU S PHILIPS CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST 0055460026 pdf
Nov 22 1990GANDY, PHILIPPEU S PHILIPS CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST 0055460026 pdf
Date Maintenance Fee Events
Jun 30 1995M183: Payment of Maintenance Fee, 4th Year, Large Entity.
Jul 24 1995ASPN: Payor Number Assigned.
Jun 25 1999M184: Payment of Maintenance Fee, 8th Year, Large Entity.
Jul 23 2003REM: Maintenance Fee Reminder Mailed.
Jan 07 2004EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Jan 07 19954 years fee payment window open
Jul 07 19956 months grace period start (w surcharge)
Jan 07 1996patent expiry (for year 4)
Jan 07 19982 years to revive unintentionally abandoned end. (for year 4)
Jan 07 19998 years fee payment window open
Jul 07 19996 months grace period start (w surcharge)
Jan 07 2000patent expiry (for year 8)
Jan 07 20022 years to revive unintentionally abandoned end. (for year 8)
Jan 07 200312 years fee payment window open
Jul 07 20036 months grace period start (w surcharge)
Jan 07 2004patent expiry (for year 12)
Jan 07 20062 years to revive unintentionally abandoned end. (for year 12)