In a sampling rate converter which converts a sampling frequency of digital signals sampled at a first sampling frequency into a second sampling frequency, output clocks corresponding to the second sampling frequency are counted in a cyclic fashion from an initial value to a maximum value based on periodicity of the first and second sampling frequencies. coefficient addresses are generated in accordance with the resulting count value and a coefficient correction value which is determined in accordance with the number of counts of the maximum value and the periodicity of the first and second sampling frequencies, the number of counts of the maximum value being the number of times the output clocks are counted to the maximum value. The sampling frequency of digital signals sampled at the first sampling frequency is thus converted into the second sampling frequency with a simple construction of counting to the maximum value in accordance with the periodicity of the sampling frequencies.

Patent
   5159339
Priority
Feb 19 1990
Filed
Feb 15 1991
Issued
Oct 27 1992
Expiry
Feb 15 2011
Assg.orig
Entity
Large
18
6
all paid
1. In a sampling rate converter for converting a sampling frequency of digital signals sampled at a first sampling frequency to a second sampling frequency, and which includes an oversampling filter having coefficient generation means for generating coefficients to be provided to weighting means according to coefficient addresses; the combination of:
means for generating clock pulses at said second sampling frequency;
counting means for generating count data by counting, in response to said clock pulses, in a cyclic fashion from an initial value to a maximum value which is chosen on the basis of the first and second sampling frequencies;
correction value generation means for generating a coefficient correction value in accordance with a number of times said counting means counts said maximum value, the value chosen as said maximum value, and the first and second sampling frequencies; and
coefficient address generation means for generating each of said coefficient addresses in accordance with a respective value of said count data and the corresponding coefficient correction value generated by said correction value generation means.
2. A sampling rate converter according to claim 1, in which said correction value generation means includes:
detection means for detecting said number of times the counting means counts said maximum value during a frame period; and
multiplication means for multiplying said number detected by said detection means by a correction value based on said value chosen as said maximum value and said first and second sampling frequencies, thereby generating said coefficient correction value.
3. A sampling rate converter according to claim 2, in which said detection means for detecting said number of times said maximum value is counted includes a counter which is reset along with said counting means for counting said clock pulses by a signal representing a frame period corresponding to said first sampling frequency.
4. A sampling rate converter according to claim 1, in which said coefficient address generation means includes:
means for generating an initial coefficient address and means for providing shift data based on said count data;
addition means for adding said initial coefficient address and said coefficient correction value;
coefficient adjusting means having means for generating said coefficient address based on an output of said addition means, means for detecting an overflow from said addition means, and means for outputting said coefficient address delayed for a cycle in response to detection of said overflow; and
shift control means for modifying said shift data on the basis of said overflow.
5. A sampling rate converter according to claim 1, in which, at each said initial value of said count data, said digital signals sampled at said first sampling frequency are in synchronism with digital signals sampled at said second sampling frequency.
6. A sampling rate converter according to claim 1, in which said first sampling frequency is 13.5 Mhz, said second sampling frequency is 17.734475 MHz, and said maximum value is 423.

The present invention relates to a sampling rate converter, and is suitably applied to the case where a sampling frequency of component digital video signals based on the D-1(625/50) format is converted to a sampling frequency corresponding to composite digital video signals based on the D-2 format, for example.

Heretofore, a commonly employed sampling rate converter was comprised of a digital filter for converting digital signals, which are obtained by sampling analog signals at a predetermined frequency, to an arbitrary sampling frequency.

Such a sampling rate converter was constituted by a high order oversampling filter to strictly observe the Nyquist frequency as a conversion characteristic of the transmission system.

In FIGS. 1A-1D, there is roughly illustrated an operation of a sampling rate converter constructed by an oversampling filter. In such an oversampling filter, input digital signals (indicated by character ∘ in FIG. 1A) are inputted to the oversampling filter, the input digital signals being provided by sampling analog signals SVT as shown in FIG. 1A at a first sampling frequency f1 (FIG. 1B).

Subsequently, the oversampling filter oversamples input digital signals at a frequency f11 11 times larger than the frequency f1, as shown in FIG. 1C as well as resampling them at a second sampling frequency f2 (FIG. 1D) to obtain output digital signals which have values indicated by characters □ in FIG. 1A and are rate converted into frequency f2.

When a sampling frequency of component digital video signals based on the D-1 (625/50), format in a digital video tape recorder (DVTR) is converted into a sampling frequency corresponding to PAL composite digital video signals based on the D-2 (PAL) format, it is not practically possible to directly convert the sampling frequency between digital video signals since the sampling frequency must be converted from a frequency of 13.5 MHz to a frequency of 17.734475 MHz. By reason of the foregoing, it would be necessary to build an oversampling filter having approximately a length of an order of about 16,500.

Also in the converse case where a sampling frequency of PAL composite digital video signals is converted into a sampling frequency corresponding to 625/50 component digital video signals, it would be necessary to build an oversampling filter in the same circuit scale as the above described case since the sampling frequency is rate converted from a frequency of 17.734475 MHz to a frequency of 13.5 MHz. It is thus inevitable that the overall circuit scale becomes complicated and large.

To solve such a problem, a sampling rate converter has been proposed in which an oversampling filter reducing the circuit scale is built as follows. On the basis of the relationship of the sampling frequencies of 13.5 MHz and 17.734475 MHz for 625/50 component digital video signals and PAL composite digital video signals, an oversampling frequency is set, and then, changeable filter coefficients are input to multipliers, thus resulting in a magnification of the oversampling for weighting the sampling data.

FIG. 2 illustrates a basic construction of a sampling rate converter 1 having changeable coefficients. In the case where in a sampling rate converter 1 as shown in FIG. 2, a sampling frequency corresponding to 625/50 component digital video signals is converted into a sampling frequency corresponding to PAL composite digital video signals, for example, 625/50 component digital video signals SIND1 and output clock pulse signals CKD1 corresponding to the sampling frequency thereof are supplied as input to the timing adjusting circuit 2.

This timing adjusting circuit 2 causes data of the 625/50 component digital video signals SIND1 which were input at the rate of the clock pulse signals CKD1 to be output at the timing of the rate of the clock pulse signals CKD2 so as to convert the clock pulse frequency as well as control the timing of the data transference described below.

In addition to this, frame pulses PFD1 corresponding to one frame of the 625/50 component digital video signals SIND1 are supplied as input to reset terminals of a phase locked loop (PLL) circuit 3 and a counter 4.

The output of the PLL circuit 3 is fed back through a frequency divider 5 with a dividing ratio (=1/709379) corresponding to the number of samples of one frame (=709,379) of PAL composite digital video signals.

This enables the PLL circuit 3 to correctly synchronize with frame pulses PFD1 of the 625/50 component digital video signals, and the PLL circuit 3 generates output clock pulse signals CKD2 corresponding to the sampling frequency of the PAL composite digital video signals and supplies them to a count input terminal of a counter 4, the timing adjusting circuit 2 and an oversampling filter 6.

The counter 4 is reset by the frame pulses PFD1, and counts the output clock pulse signals CKD2, received from the PLL circuit 3, for each frame. Consequently, count data DCNT which ranges in value from zero to 709,378 is sequentially sent to a coefficient address control circuit 7.

The coefficient address control circuit 7 generates coefficient address data DCOE according to the count data DCNT to read coefficients COEFA, COEFB, . . . from coefficient generating circuits 9A, 9B, . . . which are implemented as ROM devices (read only memories), the coefficients COEFA, COEFB, . . . being fed to multipliers 8A, 8B, . . . which are weighting means of the oversampling filter 6, part of which is illustrated in FIG. 3.

The relationship between coefficients COEFA, COEFB, . . . supplied to the multipliers 8A, 8B, . . . and the coefficient address data DCOE is illustrated schematically in FIG. 4. In FIG. 4, a longitudinal axis represents the coefficient COEF and lateral axis represents the coefficient address data DCOE. The lateral axis may also be seen as a time axis. "N" is the order of the oversampling filter and is derived from the characteristic of the oversampling filter required. An impulse response characteristic of the oversampling filter is formed by N groups of the coefficient COEF. It is to be appreciated that the impulse response characteristic is only schematically illustrated in FIG. 4.

"M" represents the numbers of the divisions between sampling points of the input signal SIND1, that is, the resolution capability, by which the oversampling frequency is decided. The coefficients are divided into groups of M, so as to store them in the coefficient generating circuits 9A, 9B, . . . the number of which are N/M. The coefficient address data DCOE is generated at the rate of the clock pulse signals CKD2 in the coefficient address control circuit so that the appropriate coefficients COEF stored in circuits 9A, 9B, . . . are read out.

The relationship between the count data DCNT and the address to be supplied to the coefficient generating circuits 9A, 9B, . . . containing the coefficient address data DCOE is illustrated in FIG. 5. In the case illustrated in FIG. 5, the oversampling filter is constructed with orders N=4554, M=506. The coefficients which form the impulse response characteristic of the oversampling filter are stored in sequence at the addresses from a0, b0, . . . i0 to a505, b505, . . . i505. In the lower portion of FIG. 5, the coefficient addresses DCOE which are generated at the time of each value of the count data DCNT are illustrated. In FIG. 5, with the count data DCNT sequenced through the values n, n+1, n+2, . . . at the rate of the clock pulse signals CKD2, the coefficient address data DCOE is generated so that the addresses occur in the sequence [a0, b0, c0, . . .], [a386, b386, c386, . . . ], [a266, b266, c266, . . .], . . . .

The generation of the address in the coefficient generation circuit is performed on the basis of the relationship between the sampling period of the 625/50 component digital video signal and the sampling period of the PAL composite digital video signal so as to shift by 386 addresses cyclicly among addresses 0-505 as results from the following equation. ##EQU1##

The coefficients COEFA -COEFI generated in the coefficient generating circuits 9A-9I are multiplied by the output data in the multiplier. However, when the count data DCNT reaches certain predetermined values, for instance DCNT becoming DCNT =n+1 in FIG. 5, it is necessary to multiply the coefficients corresponding to DCNT=n+ 1 by the same data as the flip-flop output data which was multiplied at the time when DCNT was=n. In this case, the coefficient address control circuit 7 generates a shift control signal DSFT to stop the data transference in the flip-flop circuits 10A-10I (this data transference normally being to shift one block of data) so as to allow the multiplier to use the same flip-flop output data.

The shift control signal DSFT also is provided to the timing adjusting circuit 2. This results in temporarily stopping the conversion of the clock along with the stopping of the operation of the data transference from the flip-flop circuits 10A-10I, whereas the conversion of the clock pulse frequency would otherwise continue in the timing adjusting circuit 2.

As described above, the timing adjusting circuit 2 adjusts the timing of the 625/50 component digital video signals SIND1 input as sent to the oversampling filter 6 according to the output clock pulse signals CKD1, the output clock pulse signals CKD2, and the shift control data DSFT.

The oversampling filter 6 performs oversampling by multiplying the 625/50 component digital video signals SIND1 thus received by coefficients COEFA, COEFB, . . . according to the shift control data DSFT and the coefficient address data DCOE, and provides its output according to output clock pulse signals CKD2. In this manner, output digital video signals SOUTD2 are obtained by converting the sampling frequency of 625/50 component digital video signals to a sampling frequency of PAL composite digital video signals.

It is to be noted that in the oversampling filter 6, input digital signals SIN are fed to a series of circuit flip-flops 10A, 10B, . . . each having a delay resulting from the output clock pulse signals CKD2. Delayed digital signals sent out from each of the flip-flops 10A, 10B, . . . are input to subsequent flip-flops 10B, . . . and to corresponding multipliers 8A, 8B, . . . .

Predetermined coefficients COEFA, COEFB, . . . as described above are input from the coefficient generating circuits 9A, 9B, . . . to their respective multipliers 8A, 8B, . . . , and consequently, the delayed digital signals are multiplied by the respective coefficients COEFA, COEFB, . . . .

Results of the multiplication are then input to each of the adders 11A, 11B, . . . for providing a total, and the result of this addition is sent out as output digital video signals SOUT.

The sampling rate converter 1 with such a construction results in a large scale circuit configuration in which the counter 4 counts values from 0 to 709378. Also, the coefficient address control circuit 7 inevitably has a large scale circuit configuration for processing the count data DCNT from the counter 4. Consequently, there is a problem in that the sampling rate converter 1 becomes large.

Accordingly, it is an object of this invention to provide a relatively simple and compact sampling rate converter which is capable of converting a sampling frequency of digital signals sampled at a first sampling frequency to a second sampling frequency.

In accordance with a first aspect of this invention, there is provided in a sampling rate converter for converting a sampling frequency of digital signals sampled at a first sampling frequency to a second sampling frequency, the sampling rate converter including an oversampling filter having coefficient generation means for generating coefficients to be provided to weighting means according to coefficient addresses, the combination of: counting means for counting output means for generating clock pulses at the second sampling frequency; counting means for generating count data by counting, in response to the clock pulses, in a cyclic fashion; correction value generation means for generating a coefficient correction value in accordance with the number of times the counting means counts to a maximum value, the value chosen as the maximum value, and the first and second sampling frequencies; and coefficient address generation means for generating the coefficient addresses in accordance with the value of the count data and the coefficient correction value generated by the correction value generation means.

In the foregoing construction, output clock pulses corresponding to the second sampling frequency cause counting in cyclic fashion from the initial value to the maximum value based on periodicity of the first and second sampling frequencies, and coefficient addresses are generated in accordance with the resulting count value, while the coefficient correction value is generated in accordance with the number of times the maximum value is counted, the value chosen as the maximum value, and the first and second sampling frequencies. The sampling frequency of digital signals sampled at a first sampling frequency is thus converted to a second sampling frequency with an apparatus of simple construction for repeatedly counting from the initial value to the maximum value.

The nature, principle and utility of the invention will become more apparent from the following detailed description when read in conjunction with the accompanying drawings in which like parts are designated by like reference numerals or characters.

In the accompanying drawings:

FIGS. 1A to 1D are timing charts illustrating the oversampling operation;

FIG. 2 is a block diagram showing a conventional sampling rate converter;

FIG. 3 is a block diagram showing part of the oversampling filter;

FIG. 4 is a graph showing the relationship between the coefficients and the coefficient address data;

FIG. 5 is a schematic diagram showing the relationship between the count data and the coefficient address data;

FIG. 6 is a block diagram showing one embodiment of the sampling rate converter according to this invention; and

FIG. 7 is a schematic diagram showing the shift of the coefficient address data with the correction.

Preferred embodiments of this invention will be described with reference to the accompanying drawings:

In a sampling rate converter of this embodiment, the sampling frequency of component digital video signals based on the D-1(625/50) format in a digital video tape recorder (DVTR) is converted to a sampling frequency corresponding to PAL composite digital video signals based on the D-2(PAL) format.

In practice, the sampling frequency of component digital video signals based on the D-1(625/50) format is defined to be 13.5 MHz, and the number of samples per line of digital video signals is hence 864. The total number of samples of one frame amounts to 540,000.

The sampling frequency of PAL composite digital video signals based on the D-2(PAL) format is 17.734475 MHz which is four times the sub-carrier frequency fSC calculated based on the following equation, provided the horizontal frequency fh is 15.625 KHz: ##EQU2##

Accordingly, the number of samples per line of digital video signals is 1135.0064, and the total number of samples of one frame is 709379.

As described, the ratio of the number of samples per line of the D-1 625/50 component digital video signals to the number of samples per line of the D-2 format or PAL composite digital video signals is 864:1135.0064, and it is clear that this ratio does not have an appropriate integer relationship.

When a sampling frequency is converted using an oversampling filter with a sufficient length, the oversampling filter may be of a coefficient switch type construction. In this case, the combination of coefficients given to the oversampling filter must correspond to the phase between the pre-conversion sampling frequency and the post-conversion sampling frequency.

As already pointed out, there is no relatively small integer ratio between the pre-conversion sampling frequency and the post-conversion sampling frequency, and it is hence necessary to count sampling points per frame so as to generate a coefficient corresponding to the count value.

The sampling cycle of 625/50 component digital video signals is computed from the following equation: ##EQU3## The sampling cycle of PAL composite digital video signals is computed from the following equation: ##EQU4##

By detecting the time difference between the sampling point corresponding to the sampling frequency of 625/50 component digital video signals and the sampling point corresponding to the sampling frequency of PAL composite digital video signals from the top of a frame, the number of samples of the 625/50 component digital video signals becomes the value given by the equation below at a time equivalent to the counting of 423 samples of PAL composite digital video signals counted from the top of the frame: ##EQU5## Thus, at this time point the number of sampling points of both formats becomes very close to integers.

Sampling points of the sampling cycles of 625/50 component digital video signals and PAL composite digital video signals become close every multiple of 322 and 423 sample points, respectively.

In this embodiment of the invention, coefficient addresses and the data shift control need only be generated for 423 sample points with reference to the sampling cycle of the PAL composite digital video signals. In addition, a time correction given by the equation below is performed every 423 sample points at the sampling cycle of the PAL composite digital video signals. ##EQU6## In phase shifting and the generation of coefficients, the correction above described is carried out by providing a counter which counts sampling within a small range between 423 sample points. This enables the sampling frequency to be converted at a high accuracy with a simple construction.

In FIG. 6, in which parts corresponding to those described with reference to FIG. 2 are given the same reference numerals, 20 generally designates a sampling rate converter which, for example, converts a sampling frequency of 625/50 component digital video signals to a sampling frequency of PAL composite digital video signals. In this embodiment, frame pulses PFD1 which correspond to each frame of 625/50 component digital video signals SIND1 are input to a PLL circuit 3, a reset input terminal of a counter 21, and a reset terminal of a number-of-corrections counter 22.

The counter 21 is adopted in place of the conventional counter 4 which counts to 709,378 and is designed to respond to output clock pulse signals CKD2 by counting in a cyclic manner from zero to 422 on the basis of the principle stated in connection with equations (3) to (6) above during one frame of 625/50 component digital video signals SIND1.

The counter 21 thus counts in response to output clock pulse signals CKD2 during one frame. The counter 21 sends resulting count data DCNT1 the value of which ranges from zero to 422, to a coefficient address generation circuit 23, and also sends a carry signal SCO, which is generated every time the counted value exceeds 422, to the correction frequency counter 22.

The coefficient address generation circuit 23 generates a coefficient address ADRCOE and shift data DSFT1 (this signal has the same functions as the shift control signal DSFT, in sampling rate converter 1 i.e. a data transference function and a clock pulse frequency conversion stopping function) in response to the count data DCNT1, which it receives as input and sends the coefficient address and the shift data to an adder 24 and a shift control circuit 25, respectively.

During each frame, the number-of-corrections counter 22 counts the number of times counter 21 counts the maximum value, by counting carry signals SCO to generate number-of-corrections data CHC, which is sent to a corrected value multiplier 26.

The corrected value multiplier 26 multiplies the DHC correction value (=0.00396795 (nsec)) determined in equation (6) by the number-of-corrections data CHC, thereby producing the corrected value data DHC corresponding to a correction of the coefficient address ADRCOE based on the number of corrections. The corrected value data DHC is supplied to the adder 24.

The adder 24 adds the coefficient address ADRCOE and the corrected value data DHC to produce a corrected coefficient address ADRCOE1, which is provided to a coefficient adjusting circuit 27.

On the basis of the corrected coefficient address ADRCOE1, this coefficient adjusting circuit 27 generates coefficient address data DCOE1 and sends it to the coefficient generating circuits 9A, 9B, . . . (FIG. 3) of the oversampling filter 6.

Moreover the coefficient adjusting circuit 27 detects whether or not the coefficient address ADRCOE1 is in an overflow condition resulting from the addition performed by adder 24, sending the result to the shift control circuit 25 as overflow data DOF. The effect of the overflow is shown in FIG. 7. In FIG. 7, when the count data DCNT is DCNT =n the address a137 is generated as the address of the coefficient data. When the count data DCNT becomes DCNT =n+1 the address a0 may be generated by means of a correction, whereas the address a505 would be generated in the absence of a correction.

The overflow condition means that the address exceeds a round where the access of a round is from addresses a0 to a505. If an overflow is generated, therefore, it needs to be processed as follows. If there is an address relationship as in FIG. 7, the output data of the flip-flop circuit 10A which is to be multiplied by the coefficient having the address a0 needs to further transfer data by one clock, despite the fact that the data transference would be stopped in the absence of the overflow condition. Thus, the operation "stop of data transference" and "stop of clock pulse frequency conversion" described above are inhibited when an overflow to address a0 occurs.

The shift control circuit 25 detects whether or not there is the need for a "stop of data transference" and a "stop of clock pulse frequency conversion" and sends the resultant signals as shift control signals SSFT2 to the timing adjusting circuit 2 and the oversampling filter 6.

Consequently, the timing adjusting circuit 2 controls the timing of sending the input 625/50 component digital video signals SIND1 to the oversampling filter 6 according to the output clock pulse signals CKD1, the output clock pulse signals CKD2, and the shift control data DSFT2.

The oversampling filter 6 performs oversampling by multiplying the 625/50 component digital video signals SIND1 thus input by the coefficients COEFA, COEFB, . . . according to the shift control data DSFT2 and the coefficient address data DCOE1, and conducts resampling according to the output clock pulse signals CKD2 and outputs the resultant data. In this manner, there are obtained output digital video signals SOUTD2 which are produced by converting the sampling frequency of 625/50 component digital video signals to the sampling frequency of PAL composite digital video signals.

The oversampling filter 6 has coefficients equal in number to a 505 times oversampling filter, and hence has a resolution of 1/505. In fact, the correction (=0.00396795 (nsec)) computed in equation (6) is 0.027068 times as large as the resolution. This value means that a correction is carried out 45 times (that is, a total correction 0.178 (nsec)) at the trailing end of one frame. To do this, the counter 21 and the number-of-corrections counter 22 are placed in initialized states by resetting them every frame.

According to the foregoing construction, sampling points are sequentially counted over a small range of 423 points, and the predetermined correction is carried out every 423 sampling points so as to synchronize the input signals SIND1 and output signals SOUTD2. The sampling rate converter 20 enables the counter circuit to be built with a simple circuit construction which counts from zero to 422, and which is capable of converting a sampling frequency of 625/50 component digital video signals to a sampling frequency of PAL composite digital video signals at a high accuracy.

Moreover, according to the foregoing construction, the coefficient address generation circuit 23 is also built with a simple circuit construction as a result of constructing the counter 21 with a simple circuit construction which counts from zero to 422. A sampling rate converter is thus realized which is capable of reducing the circuit scale to about 1/1677 of that of the conventional sampling rate converter 1 (FIG. 2), resulting in a remarkable reduction in overall size.

In the embodiment above, the case in which a sampling frequency of 625/50 component digital video signals is converted to a sampling frequency of PAL composite digital video signals is described but this invention is not so limited. This invention is suitably applied to the case where a sampling frequency of PAL composite digital video signals is converted to a sampling frequency of 625/50 component digital video signals as well.

It is to be understood that in this case an effect similar to that of the preceding embodiment will be achieved by adding the correction (=0.00396795 (nsec)) described in equation (6) every 322 sampling points of a sampling cycle of 625/50 component digital video signals according to the principle of this invention based on equations (3) to (5).

In the preceding embodiments, cases where a sampling frequency of PAL composite digital video signals or of 625/50 component digital video signals is converted to a sampling frequency of 625/50 component digital video signals or PAL composite digital video signals, respectively, are described, but this invention is also not restricted to these. This invention may be suitably applied to various cases where a first sampling frequency of digital signals is to be converted to a second sampling frequency which is not in a relationship of a simple integer ratio with the first sampling frequency.

In the preceding embodiments, the case where 423 sampling points of a sampling cycle of PAL composite digital video signal are counted has been described, but this invention is not so limited. This invention may be suitably applied in the case where any integer multiple of 423 sampling points is counted.

While certain specifics have been described in connection with the preferred embodiments of the invention, it will be obvious to those skilled in the art that various changes and modifications may be made therein without departing from the invention, and it is intended, therefore, to cover in the appended claims all such changes and modifications as fall within the true spirit and scope of the invention.

Fujita, Tadao

Patent Priority Assignee Title
5268750, Mar 31 1992 PANASONIC TECHNOLOGIES, INC Apparatus for adjusting the timing of sampled data signals in a resampling system
5272524, Jun 28 1991 Sony Corporation Solid state camera apparatus with sample rate conversion to D1 and D2 formats
5274469, Dec 23 1991 Eastman Kodak Company Sample rate converter circuit for image data
5285206, Aug 25 1992 ALCATEL NETWORK SYSTEMS, INC Phase detector for elastic store
5285263, Nov 20 1991 Sony Corporation Sample rate converter for digital video signals having reduced phase error and sync point coincidence
5331346, Oct 07 1992 Matsushita Electric Corporation of America Approximating sample rate conversion system
5389923, Mar 31 1992 Sony Corporation Sampling rate converter
5457456, Dec 16 1993 AGERE Systems Inc Data converter with programmable decimation or interpolation factor
5461380, Aug 25 1992 Alcatel Network Systems, Inc. Phase detector for elastic store
5481267, Jan 07 1993 Seiko NPC Corporation Sampling rate converter
5512897, Mar 15 1995 Analog Devices, Inc Variable sample rate DAC
5539587, Oct 13 1992 Sony Corporation Digital signal recording apparatus having sampling rate converter
5808691, Dec 12 1995 Cirrus Logic, Inc. Digital carrier synthesis synchronized to a reference signal that is asynchronous with respect to a digital sampling clock
6590510, Jun 16 2000 ADAPTED WAVE TECHNOLOGIES, INC ; FAST MATHEMATICAL ALGORITHMS & HARDWARE Sample rate converter
7436333, Aug 15 2006 ESS Technology, Inc. Asynchronous sample rate converter
8848849, Mar 13 2013 AVNERA CORPORATION SPDIF clock and data recovery with sample rate converter
9621336, Mar 13 2013 AVNERA CORPORATION SPDIF clock and data recovery with sample rate converter
9832012, Mar 13 2013 AVNERA CORPORATION SPDIF clock and data recovery with sample rate converter
Patent Priority Assignee Title
4630034, Nov 27 1981 Nippon Electric Co., Ltd. Sampling frequency converting apparatus
4903019, Aug 31 1987 Sanyo Electric Co., Ltd. Sampling frequency converter for converting a lower sampling frequency to a higher sampling frequency and a method therefor
4989091, Nov 16 1988 Cisco Technology, Inc Scan converter for a high definition television system
DE3304006,
EP305864,
EP336669,
//
Executed onAssignorAssigneeConveyanceFrameReelDoc
Feb 06 1991FUJITA, TADAOSONY CORPORATION A CORPORATION OF JAPANASSIGNMENT OF ASSIGNORS INTEREST 0056940937 pdf
Feb 15 1991Sony Corporation(assignment on the face of the patent)
Date Maintenance Fee Events
Apr 29 1996M183: Payment of Maintenance Fee, 4th Year, Large Entity.
May 15 1996ASPN: Payor Number Assigned.
Apr 26 2000M184: Payment of Maintenance Fee, 8th Year, Large Entity.
Apr 27 2004M1553: Payment of Maintenance Fee, 12th Year, Large Entity.
May 07 2004ASPN: Payor Number Assigned.
May 07 2004RMPN: Payer Number De-assigned.


Date Maintenance Schedule
Oct 27 19954 years fee payment window open
Apr 27 19966 months grace period start (w surcharge)
Oct 27 1996patent expiry (for year 4)
Oct 27 19982 years to revive unintentionally abandoned end. (for year 4)
Oct 27 19998 years fee payment window open
Apr 27 20006 months grace period start (w surcharge)
Oct 27 2000patent expiry (for year 8)
Oct 27 20022 years to revive unintentionally abandoned end. (for year 8)
Oct 27 200312 years fee payment window open
Apr 27 20046 months grace period start (w surcharge)
Oct 27 2004patent expiry (for year 12)
Oct 27 20062 years to revive unintentionally abandoned end. (for year 12)