This invention discloses an integrated circuit device including an integrated circuit chip having logic circuits formed therein and a wiring substrate for mounting thereon the integrated circuit chip. The wiring substrate has signal wirings for connecting mutually input terminals and output terminals of the integrated circuit chip. The integrated circuit device includes signal wirings for effecting connections of the input terminals and output terminals of the same integrated circuit chip inside the wiring substrate. The logic circuits inside the same integrated circuit chip are mutually connected by signal wirings formed inside the integrated circuit chip when a wiring length is small, and are mutually connected by signal wirings formed inside the wiring substrate when the wiring length is great.
|
7. A connection method of logic circuits in an integrated circuit device including an integrated circuit chip having a plurality of logic circuits formed therein and a wiring substrate for mounting thereon said integrated circuit chip, comprising the steps of:
connecting mutually respective ones of said logic circuits for effecting signal transmission between them by first signal wirings which are disposed inside said integrated circuit chip when the corresponding wiring lengths thereof do not exceed a predetermined wiring length; and connecting mutually respective ones of said logic circuits for effecting signal transmission between them by second signal wirings which are disposed inside said wiring substrate when the corresponding wiring lengths thereof exceed said predetermined wiring length.
1. An integrated circuit device comprising:
an integrated circuit chip having a plurality of logic circuits formed therein; first signal wirings disposed inside said integrated circuit chip; output terminals for providing output signals of said logic circuits from said integrated circuit chip; input terminals for receiving input signals to be applied to said logic circuits in said integrated circuit chip; a wiring substrate for mounting thereon said integrated circuit chip; and second signal wirings disposed in said wiring substrate, for connecting electrically said output terminals to said input terminals, wherein said transmission between respective ones of said logic circuits, inside said integrated circuit chip, is provided through a wiring taken from either said first signal wirings or said second signal wirings.
2. An integrated circuit device according to
first termination resistors which are connected to the near-end side of respective ones of said first signal wirings used for providing electrical connections between respective ones of said logic circuits; and second termination resistors which are connected to the far-end side of respective ones of said second signal wirings used for providing electrical connections between respective ones of said logic circuits.
3. An integrated circuit device according to
4. An integrated circuit device according to
5. An integrated circuit device according to
6. An integrated circuit device according to
8. A connection method of connecting mutually logic circuits in an integrated circuit device according to
9. A connection method of connecting mutually logic circuits in an integrated circuit device according to
10. An integrated circuit device according to
11. An integrated circuit device according to
12. An integrated circuit device according to
13. An integrated circuit device according to
14. An integrated circuit device according to
15. An integrated circuit device according to
16. An integrated circuit device according to
17. An integrated circuit device according to
18. An integrated circuit device according to
19. A connecting method of connecting mutually logic circuits in an integrated circuit device according to
20. An integrated circuit device according to
21. An integrated circuit device according to
22. An integrated circuit device according to
first termination resistors which are connected to the near-end side of respective ones of said first signal wirings used for providing electrical connections between respective ones of said logic circuits; and second termination resistors which are connected to the far-end side or respective ones of said second signal wirings used for providing electrical connections between respective ones of said logic circuits.
23. An integrated circuit device according to
|
The present invention relates to an integrated circuit device for use in an electronic appliance such as a computer. More specifically, the present invention relates to an integrated circuit device which is suitable for accomplishing high velocity signal propagation between logic circuits inside an integrated circuit chip having a large chip size.
Signal transmission between logic circuits inside an integrated circuit chip is generally effected by signal wirings inside the integrated circuit chip using near-end termination. Regarding recent developments, the increase in the signal propagation delay time between the logic circuits inside the integrated circuit chip resulting from the miniaturization of the signal wirings and the increase in the wiring length inside the integrated circuit chip has become a serious problem as the degree of integration density and area of the integrated circuit chip have become increased. Besides a relatively high wiring resistance of the signal wiring inside the integrated circuit chip, this problem can be attributed significantly to the fact that the signal propagation delay time is in proportion to the square of the wiring length when near-end termination is employed as a driving system of the signal wiring.
To reduce the signal propagation delay time, far-end termination capable of higher velocity signal transmission than near-end termination may be employed, in principle. To effect signal transmission by far-end termination, however, the wiring resistance of the signal wiring must be sufficiently lowered. For this reason, far-end termination cannot be applied to driving of the signal wirings inside the integrated circuit chip having a relatively high wiring resistance.
JP-A-59-182540 discloses the technique which disposes signal wirings having a greater width than other wiring channels in partial regions of the wiring channels on the integrated circuit chip so as to reduce the wiring resistance of the signal wiring and to improve a signal transmission velocity. However, this technique is not free of the following problems.
(1) Since wide signal wirings exist in or are limited to a specific region, freedom is low when high velocity signal wirings must be used with respect to arbitrary gate circuits.
(2) Efficiency of use of the channels drops as a whole.
(3) Though the technique can reduce the wiring resistance of the signal wiring, it cannot reduce it to such an extent that far-end termination can be applied. Therefore, the problem that the signal propagation delay time is proportional to the square of the wiring length remains yet to be solved.
It is therefore an object of the present invention to provide an integrated circuit device which can effect signal transmission between logic circuits on an integrated circuit chip at a high velocity even in a large scale integrated circuit chip using fully one semiconductor wafer as one integrated circuit chip, for example.
The integrated circuit device in accordance with the present invention includes a wiring substrate having therein signal wirings for mutually connecting the input and output terminals of an integrated circuit chip, and the integrated circuit chip mounted onto this wiring substrate, wherein the wiring substrate has formed therein signal wirings for connecting the input and output terminals of the same integrated circuit chip. Mutual connection between the logic circuits inside the same integrated circuit chip is achieved by either the signal wiring inside the wiring substrate or the signal wirings inside the integrated circuit chip.
Preferably, that signal wiring having a smaller signal propagation delay time among the signal wiring inside the wiring substrate and the signal wiring inside the integrated circuit chip is used to mutually connect the logic circuits inside the integrated circuit chip.
A termination resistor is connected to the far-end side of the signal wiring inside the wiring substrate and far-end termination is applied as the driving system of the signal wiring.
The signal wiring inside the wiring substrate has a lower wiring resistance than the signal wiring inside the integrated circuit chip and can make long distance signal transmission at a high velocity.
Where logic circuits for signal transmission are disposed relatively near, the signal wiring inside the integrated circuit chip can make the transmission distance shorter and can make signal transmission at a higher velocity than the signal wiring inside the wiring substrate. Accordingly, signal transmission at a higher velocity can be achieved by the use of the wiring having shorter signal propagation delay time among the signal wiring inside the integrated circuit chip and the signal wiring inside the wiring substrate.
Furthermore, the wiring resistance of the signal wiring inside the wiring substrate can be reduced substantially. Therefore, signal transmission at a higher velocity can be attained by the use of far-end termination as the driving system of the signal wiring inside the wiring substrate.
FIG. 1 is a longitudinal sectional view showing an integrated circuit device in accordance with one embodiment of the present invention;
FIGS. 2A and 2B are plan views, each showing a wiring method between logic circuits inside an integrated circuit chip; and
FIG. 3 is a diagram showing the relationship between a signal wiring inside an integrated circuit chip in the integrated circuit device in accordance with the present invention, the wiring length of a signal wiring inside a wiring substrate and a signal propagation delay time.
FIG. 1 is a longitudinal sectional view showing an integrated circuit device in accordance with the present invention. The integrated circuit device 100 comprises an integrated circuit chip 1 of a wafer size, for example, which is fabricated using one semiconductor wafer, and a wiring substrate 2. Various logic circuits are formed inside the integrated circuit chip 1. The integrated circuit chip 1 is connected to the wiring substrate 2 by solder bump terminals 6, 6', etc, and the logic circuits inside the integrated circuit chip 1 can be mutually connected inside the wiring substrate 2 through a through-hole 4, a signal wiring 5 inside the wiring substrate and a through-hole 4'. This signal wiring 5 is connected to a termination resistor 9 on a far-end side through the wiring 7 and the through-hole 8, so that signal transmission by a far-end termination system becomes possible.
Input/output pins 3 for signal connection between the integrated circuit device 100 and an external device (not shown) and for the supply for a power source voltage to the integrated circuit device are brazed to the back (or rear face) of the wiring substrate 2. It is possible to use a ceramic as the material of the wiring substrate 2 and a cover, as the material of the input/ output pins 3, for example.
FIG. 2 is a plan view which shows a wiring method inside the integrated circuit chip and on the wiring substrate in the embodiment described above. FIG. 2A shows the signal wirings inside the integrated circuit chip 1 and FIG. 2B shows the signal wirings for connecting the logic circuits with one another inside the wiring substrate through the solder bump terminals 6, 6'.
In FIG. 2A, reference numerals 10, 10', 11 and 11' represent the logic circuits inside the integrated circuit chip 1. Reference numerals 12, 13 and 13' represent the signal wirings of aluminum wirings, or the like, which are formed inside the integrated circuit chip 1 by the application of the present invention. Reference numeral 14 represents the signal wiring for connecting the logic circuits 11 and 11' without using the present invention.
The logic circuits 10, 10' inside the integrated circuit chip 1 are disposed adjacent to each other and are connected mutually by the signal wiring 12 such as the aluminum wiring inside the integrated circuit chip. Signal transmission between the logic circuits 10 and 10' is made by the signal wiring 12. A termination resistor is connected to the signal wiring 12 on its near-end side in the same way as in the connection method in accordance with the conventional near-end termination system. The termination resistor is formed as part of the logic circuit 10 on the nearend side inside the wafer by the use of a resistance made by diffusion process, though not shown in drawings.
In contrast, the logic circuits 11 and 11' are disposed in the spaced-apart relation with each other. The output of the logic circuit 11 is connected to the solder bump terminal 6 by the aluminum wiring 13 and is once taken outside the integrated circuit chip 1. It is then connected to the signal wiring 5 inside the wiring substrate 2 through the solder bump terminal 6 and the through-hole 4 as shown in FIGS. 1 and 2B. Similarly, the input of the logic circuit 11' is connected to the solder bump terminal 6' by the aluminum wiring 13' and then to the signal wiring 5 inside the wiring substrate 2 through the solder bump terminal 6' and the through-hole 4'. In this manner, signal transmission between the logic circuits 11 and 11' can be made by the signal wiring 5 inside the wiring substrate 2. The far-end side of the signal wiring 5 is connected to the termination resistor 9 on the wiring substrate 2 through the wiring 7 and the through-hole 8 as shown in FIG. 1, and is driven by the far-end termination system. Unlike the logic circuit 10, therefore, the termination resistor is not formed on the logic circuit 11 side.
By the way, the amplitude of the output signal of the logic circuit 11 is so small that the signal wiring 5 inside the wiring substrate 2 cannot directly be driven. For this reason, a buffer for driving the signal wiring inside the substrate is practically connected between the logic circuit 11 and the solder bump terminal 6, though it is not shown in the drawings.
As described above, when the connection between the logic circuits 11 and 11', which are disposed in the mutually spaced-apart relation, is made by the use of the signal line 5 inside the wiring substrate 2, the signal propagation time can be shortened much more than in the connection using the signal wiring 14 inside the integrated circuit chip 1.
Next, the signal propagation delay time of the wiring portion in the near-end termination system and in the far-end termination system will be explained. For example, the far-end voltage waveform when a signal of a predetermined voltage is applied to the near-end of a transmission line and the far-end is opened is compared with the far-end current waveform when the far-end is short-circuited. It is known in this case that in comparison with the rise time of the far-end voltage waveform when the far-end is released, the rise time of the far-end current waveform when the far-end is short-circuited is smaller by 3 to 10 times.
The conventional near-end termination system corresponds to the case where the far-end is released in the example described above, and can be said to be the most disadvantageous system as to the rise time of the signal waveform at the far-end. In contrast, the far-end termination system can accomplish the rise time between the rise time when the far-end is released in the example described above and the rise time when the far-end is short-circuited. The factor that determines the rise time is the termination resistor value at the far-end, and the smaller the resistor value, the smaller becomes the rise time. It could be therefore understood that the far-end termination system can make signal transmission at a higher velocity than the near-end termination system.
The signal wiring 5 inside the wiring substrate 2 is not so thin as the signal wiring 12 inside the integrated circuit chip 1, and a metal having low resitivity such as Cu can be used as the wiring material. For this reason, the wiring resistance of the signal wiring 5 can be incomparably reduced than the wiring resistance of the signal wiring 12 inside the integrated circuit chip 1. To make far-end termination, the wiring resistance must be sufficiently low (below 0.5 Ω/cm) and in this point, the signal wiring 5 inside the wiring substrate 1 is advantageous.
In contrast, the signal wiring inside the integrated circuit chip 1 has a wiring resistance of as large as about 10 Ω/mm, and is therefore not suitable for the far-end termination system. Therefore, the near-end termination system is applied to the signal wiring inside the integrated circuit chip 1 because it can transmit the signals without lowering the amplitude even by a wiring having a large wiring resistance, although it has a large signal propagation delay time.
In the present invention, too, the near-end termination system is applied to the signal wiring 12 inside the integrated circuit chip 1. However, since the signal wiring 12 inside the integrated circuit chip 1 in the present invention is used for short-range signal transmission, it has a short wiring length and the signal propagation delay time does not become a critical problem.
Next, an example of the design flow, which is employed for determining which of the signal wiring among the signal wiring 12 inside the integrated circuit chip 1 and the signal wiring 5 inside the wiring substrate 2 should be applied to the signal wiring for mutually connecting the logic circuits in the integrated circuit device in accordance with the present invention, will be illustrated. To begin with, a system is designed by the signal wiring inside the integrated circuit chip 1 in the same way as in the conventional integrated circuit device. Next, the signal propagation delay time between arbitrary gates is checked by simulation. This simulation can be carried out by a delay check system which is known in the art as a design tool of a large scale computer available at present. The signal wiring which generates a delay exceeding a certain predetermined value is changed to the signal wiring of the far-end termination system through the signal wiring 5 inside the wiring substrate 2 in accordance with the results of simulation. The system designed in this manner is again checked by the delay check system and its effect is confirmed.
Besides the checking procedure using the simulation from the beginning as described above, higher design efficiency can be obtained by using the signal wiring 5 inside the wiring substrate 2 from the start for those signal wirings inside the integrated circuit chip 1 which have a large wiring length and can therefore be judged in advance as unsuitable for the signal wiring 5.
FIG. 3 shows the relationship between the signal wiring inside the integrated circuit chip, the wiring length of the signal wiring inside the wiring substrate and the signal propagation delay time in the integrated circuit device in accordance with the present invention.
The wiring length between the logic circuits which are to be mutually connected are plotted on the abscissa of the diagram in FIG. 3 and the delay time required for the signal to propagate between the logic circuits is plotted on the ordinate. Dash line represents the case where the signal wiring inside the integrated circuit chip in accordance with the near-end termination system is used and solid line does the case where the signal wiring inside the wiring substrate in accordance with the far-end termination system is used. In FIG. 3, circuit constants of the signal wiring inside the integrated circuit chip include the wiring resistance R=10 Ω/mm and the wiring capacitance C=0.2 pF/mm, by way of example. The dielectric constant of the wiring substrate is εr=6.
Here, the signal propagation delay time t1 of the signal wiring inside the integrated circuit chip can be expressed by the following equation:
t1 =ACl+BCRl2
The signal propagation delay time t2 of the signal wiring inside the wiring substrate can be expressed by the following equation: ##EQU1## where A, B and D are constants depending on the design of the integrated circuit chip and packaging system. It can be understood from the diagram shown in FIG. 3 that the signal wiring inside the integrated circuit chip and the signal wiring inside the wiring substrate may be used appropriately with the wiring length of about 3 cm being the boundary, for example.
As already described, the wiring delay time increases in proportion to the square of the wiring length of the signal wiring in the signal transmission of the near-end termination system using the wiring inside the integrated circuit chip. Therefore, when the wiring length of the signal wiring exceeds 5 cm, the wiring delay time increases drastically and a high signal propagation velocity cannot be expected any more. In contrast, in accordance with the far-end termination signal transmission system using the wiring inside the wiring substrate, the wiring delay time is proportional to the wiring length of the signal wiring; hence, the increase in the wiring delay time is not very great as the wiring length increases. Even when the wiring length is as great as about 15 cm, for example, the signal propagation delay time still remains at a relatively small level of about 2 ns, as can be appreciated from the diagram.
If the wiring inside the wiring substrate is used, the wiring substrate cannot be directly driven by the signal having a low amplitude inside the integrated circuit chip, and a buffer circuit for driving the wiring inside the substrate is required. In the diagram shown in FIG. 3, the signal propagation delay time when the signal wiring inside the wiring substrate in accordance with the far-end termination system is used is depicted while it includes about 1 ns of the delay time due to the delay time of this buffer circuit and to the increase in the delay time by the solder bump terminals. Even when the increase in the signal propagation delay time due to the propagation delay in such a buffer circuit is taken into consideration, the present invention would maintain its superiority to the conventional integrated circuit device.
The integrated circuit device in the embodiment given above has been explained about the integrated circuit chip of a wafer size by way of example, but the present invention is in no way limited thereto but can of course be applied to those integrated circuit devices which include an integrated circuit chip in which the wiring length of the signal wiring becomes large and the signal propagation delay time becomes a problem.
In accordance with the present invention, the signal wiring inside the integrated circuit chip and the signal wiring inside the wiring substrate are used appropriately for the signal transmission between the logic circuits inside the integrated circuit chip. Accordingly, the present invention provide signal transmission without increasing the signal propagation delay time. Where the signal transmission distance becomes great, the present invention uses the signal wiring inside the wiring substrate. For this reason, it is not necessary to increase the width of the signal wiring in order to reduce the wiring resistance of the signal wiring inside the integrated circuit chip, and a higher integration density of the integrated circuit chip can therefore be accomplished. In other words, the present invention can accomplish a higher density and higher velocity integrated circuit device than the conventional semiconductor circuit devices.
Yamada, Minoru, Yamamoto, Kazumichi, Saitoh, Tatsuya, Nakanishi, Keiichirou
Patent | Priority | Assignee | Title |
10224266, | Jul 06 2010 | Infineon Technologies Americas Corp. | Electrical connectivity for circuit applications |
10483193, | Jul 06 2010 | Infineon Technologies Americas Corp. | Electrical connectivity for circuit applications |
5501006, | Sep 22 1993 | Apple Inc | Method for connection of signals to an integrated circuit |
6020633, | Mar 24 1998 | XILINX, Inc.; Xilinx, Inc | Integrated circuit packaged for receiving another integrated circuit |
6035111, | Sep 22 1992 | Fujitsu Limited; Fujitsu VLSI Limited | Manufacturing method and apparatus of a semiconductor integrated circuit device |
6303423, | Dec 21 1998 | Qualcomm Incorporated | Method for forming high performance system-on-chip using post passivation process |
6365975, | Apr 02 1997 | TESSERA, INC , A CORP OF DELAWARE | Chip with internal signal routing in external element |
6455885, | Dec 21 1998 | Qualcomm Incorporated | Inductor structure for high performance system-on-chip using post passivation process |
6489647, | Dec 21 1998 | Qualcomm Incorporated | Capacitor for high performance system-on-chip using post passivation process structure |
6489656, | Oct 03 2001 | Qualcomm Incorporated | Resistor for high performance system-on-chip using post passivation process |
6495442, | Oct 18 2000 | Megic Corporation | Post passivation interconnection schemes on top of the IC chips |
6515369, | Oct 03 2001 | Qualcomm Incorporated | High performance system-on-chip using post passivation process |
6548907, | Apr 28 1998 | SOCIONEXT INC | Semiconductor device having a matrix array of contacts and a fabrication process thereof |
6605528, | Oct 18 2000 | Qualcomm Incorporated | Post passivation metal scheme for high-performance integrated circuit devices |
6657310, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
6687842, | Apr 02 1997 | Tessera, Inc. | Off-chip signal routing between multiply-connected on-chip electronic elements via external multiconductor transmission line on a dielectric element |
6734563, | Oct 18 2000 | Megic Corporation | Post passivation interconnection schemes on top of the IC chips |
6798073, | Dec 13 2001 | Qualcomm Incorporated | Chip structure and process for forming the same |
6844209, | Apr 28 1998 | SOCIONEXT INC | Semiconductor device having a matrix array of contacts and a fabrication process thereof |
6869870, | Dec 21 1998 | Qualcomm Incorporated | High performance system-on-chip discrete components using post passivation process |
6897507, | Dec 21 1998 | Qualcomm Incorporated | Capacitor for high performance system-on-chip using post passivation device |
6965165, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7279787, | Dec 31 2001 | Xenogenic Development Limited Liability Company | Microelectronic complex having clustered conductive members |
7294870, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7294871, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7329954, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7355282, | Sep 09 2004 | Qualcomm Incorporated | Post passivation interconnection process and structures |
7358610, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7368376, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7372085, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7372155, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7381642, | Sep 23 2004 | Qualcomm Incorporated | Top layers of metal for integrated circuits |
7382052, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7382058, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7384864, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7385291, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7385292, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7388292, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7396756, | Dec 22 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7397135, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7405149, | Dec 21 1998 | Qualcomm Incorporated | Post passivation method for semiconductor chip or wafer |
7416971, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for integrated circuits |
7420276, | May 24 2002 | Qualcomm Incorporated | Post passivation structure for semiconductor chip or wafer |
7422941, | Dec 21 1998 | Qualcomm Incorporated | High performance system-on-chip using post passivation process |
7422976, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7423346, | Sep 09 2004 | Qualcomm Incorporated | Post passivation interconnection process and structures |
7425764, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7439626, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7439627, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of the IC chips |
7442969, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7443033, | Dec 21 1998 | Qualcomm Incorporated | Post passivation interconnection schemes on top of the IC chips |
7446031, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chips |
7446035, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chips |
7456100, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7459761, | Dec 21 1998 | Qualcomm Incorporated | High performance system-on-chip using post passivation process |
7459791, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7462938, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7465975, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7466007, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7479450, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of the IC chips |
7482693, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7524759, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7531417, | May 27 2003 | Qualcomm Incorporated | High performance system-on-chip passive device using post passivation process |
7534718, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chips |
7833840, | Aug 03 2006 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit package system with down-set die pad and method of manufacture thereof |
7863654, | Aug 16 2007 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7884479, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7892965, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7902067, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of the IC chips |
7906422, | Dec 13 2001 | Qualcomm Incorporated | Chip structure and process for forming the same |
7906849, | Dec 13 2001 | Qualcomm Incorporated | Chip structure and process for forming the same |
7915157, | Dec 13 2001 | Qualcomm Incorporated | Chip structure and process for forming the same |
7915161, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7915734, | Dec 13 2001 | Qualcomm Incorporated | Chip structure and process for forming the same |
7919865, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7919867, | Dec 13 2001 | Qualcomm Incorporated | Chip structure and process for forming the same |
7923366, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
7928576, | Oct 15 2003 | Qualcomm Incorporated | Post passivation interconnection schemes on top of the IC chips |
7932603, | Dec 13 2001 | Qualcomm Incorporated | Chip structure and process for forming the same |
7960269, | Jul 22 2005 | Qualcomm Incorporated | Method for forming a double embossing structure |
7973629, | Sep 04 2001 | Qualcomm Incorporated | Method for making high-performance RF integrated circuits |
7999384, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8004088, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
8008775, | Sep 09 2004 | Qualcomm Incorporated | Post passivation interconnection structures |
8008776, | Dec 13 2001 | Qualcomm Incorporated | Chip structure and process for forming the same |
8018060, | Sep 09 2004 | Qualcomm Incorporated | Post passivation interconnection process and structures |
8022545, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8022546, | May 24 2002 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8035227, | May 24 2002 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8089155, | Dec 21 1998 | Qualcomm Incorporated | High performance system-on-chip discrete components using post passivation process |
8120181, | Sep 09 2004 | Qualcomm Incorporated | Post passivation interconnection process and structures |
8129265, | May 27 2003 | Qualcomm Incorporated | High performance system-on-chip discrete components using post passivation process |
8178435, | Dec 21 1998 | Qualcomm Incorporated | High performance system-on-chip inductor using post passivation process |
8188603, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
8211791, | Dec 13 2001 | Qualcomm Incorporated | Method for fabricating circuitry component |
8304907, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for integrated circuits |
8350386, | May 24 2002 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8368204, | Dec 21 1998 | Qualcomm Incorporated | Chip structure and process for forming the same |
8384189, | Mar 29 2005 | Qualcomm Incorporated | High performance system-on-chip using post passivation process |
8384508, | Sep 04 2001 | Qualcomm Incorporated | Method for making high-performance RF integrated circuits |
8415800, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8421158, | Dec 21 1998 | Qualcomm Incorporated | Chip structure with a passive device and method for forming the same |
8435883, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chips |
8456013, | Oct 15 2003 | Qualcomm Incorporated | Post passivation interconnection schemes on top of the IC chips |
8461686, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
8471384, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8482127, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
8487400, | Dec 21 1998 | Qualcomm Incorporated | High performance system-on-chip using post passivation process |
8492900, | Oct 18 2000 | Qualcomm Incorporated | Post passivation interconnection schemes on top of IC chip |
8531038, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8546947, | Dec 13 2001 | Qualcomm Incorporated | Chip structure and process for forming the same |
8648449, | Jan 29 2009 | Infineon Technologies Americas Corp | Electrical connectivity for circuit applications |
8749021, | Dec 26 2006 | Qualcomm Incorporated | Voltage regulator integrated with semiconductor chip |
8809951, | Dec 26 2008 | Qualcomm Incorporated | Chip packages having dual DMOS devices with power management integrated circuits |
9070670, | Jan 29 2009 | Infineon Technologies Americas Corp | Electrical connectivity of die to a host substrate |
9831168, | Jan 29 2009 | Infineon Technologies Americas Corp | Electrical connectivity of die to a host substrate |
RE43674, | Oct 18 2000 | Qualcomm Incorporated | Post passivation metal scheme for high-performance integrated circuit devices |
Patent | Priority | Assignee | Title |
3634731, | |||
4551746, | Oct 05 1982 | Mayo Foundation for Medical Education and Research | Leadless chip carrier apparatus providing an improved transmission line environment and improved heat dissipation |
5021869, | Dec 27 1988 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD | Monolithic semiconductor chip interconnection technique and arrangement |
5055907, | Jan 25 1989 | TESSERA, INC A CORPORATION OF DELAWARE | Extended integration semiconductor structure with wiring layers |
EP375869, | |||
GB2215121, | |||
JP59182540, | |||
WO8704009, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 20 1991 | NAKANISHI, KEIICHIROU | HITACHI, LTD A CORP OF JAPAN | ASSIGNMENT OF ASSIGNORS INTEREST | 005838 | /0009 | |
Aug 20 1991 | YAMADA, MINORU | HITACHI, LTD A CORP OF JAPAN | ASSIGNMENT OF ASSIGNORS INTEREST | 005838 | /0009 | |
Aug 20 1991 | SAITOH, TATSUYA | HITACHI, LTD A CORP OF JAPAN | ASSIGNMENT OF ASSIGNORS INTEREST | 005838 | /0009 | |
Aug 20 1991 | YAMAMOTO, KAZUMICHI | HITACHI, LTD A CORP OF JAPAN | ASSIGNMENT OF ASSIGNORS INTEREST | 005838 | /0009 | |
Sep 06 1991 | Hitachi, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Sep 30 1996 | M183: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 30 1996 | ASPN: Payor Number Assigned. |
Sep 28 2000 | M184: Payment of Maintenance Fee, 8th Year, Large Entity. |
Dec 01 2004 | REM: Maintenance Fee Reminder Mailed. |
May 18 2005 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Jun 15 2005 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
May 18 1996 | 4 years fee payment window open |
Nov 18 1996 | 6 months grace period start (w surcharge) |
May 18 1997 | patent expiry (for year 4) |
May 18 1999 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 18 2000 | 8 years fee payment window open |
Nov 18 2000 | 6 months grace period start (w surcharge) |
May 18 2001 | patent expiry (for year 8) |
May 18 2003 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 18 2004 | 12 years fee payment window open |
Nov 18 2004 | 6 months grace period start (w surcharge) |
May 18 2005 | patent expiry (for year 12) |
May 18 2007 | 2 years to revive unintentionally abandoned end. (for year 12) |