A method is provided for forming isolated regions of oxide of an integrated circuit, and an integrated circuit formed according to the same. A pad oxide layer is formed over a portion of a substrate. A first silicon nitride layer is formed over the pad oxide layer. A polysilicon buffer layer is then formed over the first silicon nitride layer. A second silicon nitride layer is formed over the polysilicon layer. A photoresist layer is formed and patterned over the second silicon nitride layer. An opening is etched through the second silicon nitride layer and the polysilicon buffer layer to expose a portion of the first silicon nitride layer. A third silicon nitride region is then formed on at least the polysilicon buffer layer exposed in the opening. The first silicon nitride layer is etched in the opening. A field oxide region is then formed in the opening.
|
1. A method of forming isolated regions of oxide on an integrated circuit, comprising the steps of:
forming a pad oxide layer over a portion of a substrate; forming a first silicon nitride layer over the pad oxide layer, wherein the first silicon nitride layer has a first thickness thin enough to prevent stress to the substrate; forming a polysilicon buffer layer over the first silicon nitride layer; forming a second silicon nitride layer over the polysilicon buffer layer, wherein the second silicon nitride layer has a second thickness substantially thicker than the first thickness; forming and patterning a photoresist layer over the second silicon nitride layer; etching an opening through the second silicon nitride layer and polysilicon buffer layer to expose a portion of the first silicon nitride layer; forming a third silicon nitride region on at least the polysilicon buffer layer exposed in the opening; and, forming a field oxide region in the opening.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
11. The method of
etching the first silicon nitride layer during the etching the opening step exposing the pad oxide layer in the opening, and wherein the third silicon nitride region is formed by rapid thermal nitridation of the polysilicon buffer layer and the pad oxide layer exposed in the opening.
12. The method of
etching the first silicon nitride layer and the pad oxide layer during the etching the opening step exposing the substrate in the opening, and wherein the third silicon nitride region is formed by rapid thermal nitridation of the polysilicon buffer layer and the substrate exposed in the opening.
13. The method of
|
|||||||||||||||||||||||
This application is related to the U.S. application filed Jul. 31, 1991, Ser. No. 07/738,580, titled METHOD OF FORMING ISOLATED REGIONS OF OXIDE, which has been assigned to the assignee hereof and incorporated by reference herein.
1. Field of the Invention
The present invention relates generally to semiconductor integrated circuits, and more specifically to forming isolated regions of oxide.
2. Background of the Invention
The trend to continue to miniaturize semiconductor integrated circuits to achieve submicron feature sizes and increase the number of devices fabricated on the integrated circuit has required smaller isolation areas between devices. The active areas in which devices are built are isolated by a layer of oxide known as field oxide. However, the technology used to isolate active areas has not kept pace with the ever-decreasing device geometries.
Isolation techniques should meet a variety of requirements. First, active areas should be in close proximity. Second, the lateral encroachment or tapering of the field oxide into the active areas, known as "birdbeaking", should be minimized. Third, the leakage current between active devices should be negligible. Fourth, the process for forming the field oxide regions must be easily adapted for use with standard integrated circuit fabrication process flows and not adversely affect device parameters.
Many methods have been proposed over the years to reduce the bird's beak of a field oxide region when isolating devices. One such method of isolating devices, LOCOS, local oxidation of silicon, produces regions of insulating silicon dioxide between devices. The LOCOS process was a great technological improvement in reducing the area needed for the isolation regions and decreasing some parasitic capacitances.
In LOCOS, silicon nitride is deposited and patterned over a stress relief pad oxide layer. The silicon nitride layer is retained over the area over where further oxidation is not desired. Thus, the silicon nitride is etched to expose a portion of the pad oxide where the field oxide is to be grown. After the thermal oxidation of the exposed pad oxide to form the field oxide regions, the silicon nitride layer is removed.
Several problems occurred, however, with LOCOS. Thermal oxidation in the original LOCOS form always incurred lateral encroachment, or birdbeaking, of the field oxide into the active areas growing under the silicon nitride mask. This birdbeaking is a substantial sacrifice of active areas that becomes significant for feature sizes less than 1.5 microns. The active area becomes smaller than the initial dimensions of the nitride layer.
Attempts to suppress birdbeaking in LOCOS, such as forming thicker nitride layers, caused stress-related defects in the nearby substrate due to the difference in the thermal coefficients of expansion between the silicon substrate and the silicon nitride layers. Process complexity also increased substantially in attempting to avoid these stress-related defects. To achieve submicron geometries, there can be little or no physical loss of the active areas as occurs with the birdbeaking phenomenon.
To reduce the bird's beak effect, there has been proposed the use of a polysilicon layer between the nitride layer and the pad oxide layer as more fully described in U.S. Pat. No. 4,407,696, issued Oct. 4, 1983 to Han et al. The use of the polysilicon layer in the LOCOS process, known as poly-buffered LOCOS or PBLOCOS, is used to reduce oxidation induced stacking faults resulting from the stress caused by the different thermal coefficients of expansion between the silicon substrate and a thick silicon nitride layer overlying the substrate. As described more fully in the publication "Twin-White-Ribbon Effect and Pit Formation Mechanism in PBLOCOS", J. Electrochem. Soc., Vol 138, No. 7, July 1991 by Tin-hwang Lin et al, the polysilicon layer absorbs the excessive stress caused by the silicon nitride and prevents the lateral encroachment of oxidants, thus reducing the bird's beak.
The field oxide layer grown using poly-buffered LOCOS thus comprises the oxide derived from the silicon substrate, a portion of the pad oxide layer and oxide derived from the polysilicon layer. Afterwards, the nitride layer, the polysilicon layer and the pad oxide are etched. The poly-buffered LOCOS process reduces the bird's beak area over standard LOCOS resulting in less encroachment of the tapered portion of the field oxide into the active areas under the nitride mask. However, the bird's beak effect still remains, due to the oxidation of the polysilicon layer. In addition, the complexity of the process increases substantially in order to achieve the resulting structure.
In order to further decrease the bird's beak area using poly-buffered LOCOS, the present invention surrounds the polysilicon layer with silicon nitride. As with standard poly-buffered LOCOS, the stress caused between the thick nitride layer over a thin pad oxide and the silicon substrate is reduced by the addition of the polysilicon layer. In the present invention, the bird's beak is further reduced due to the encapsulation of the polysilicon in silicon nitride. The oxidation of the polysilicon is reduced or eliminated. None of the polysilicon layer thus forms any part of the thermally grown field oxide. The resulting bird's beak is thus substantially reduced.
The invention may be incorporated into a method for forming an integrated circuit, and the integrated circuit formed thereby, by forming isolated regions of oxide. A protective layer is formed over a portion of a substrate. A polysilicon buffer layer with an opening therethrough is formed over the protective layer and encapsulated in silicon nitride. The protective layer is etched in the opening. A field oxide region is then formed in the opening.
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of illustrative embodiments when read in conjunction with the accompanying drawings, wherein:
FIGS. 1-3B are cross-sectional views of the fabrication of a semiconductor device structure according to the present invention.
The process steps and structures described below do not form a complete process flow for manufacturing integrated circuits. The present invention can be practiced in conjunction with integrated circuit fabrication techniques currently used in the art, and only so much of the commonly practiced process steps are included as are necessary for an understanding of the present invention. The figures representing cross-sections of portions of an integrated circuit during fabrication are not drawn to scale, but instead are drawn so as to illustrate the important features of the invention.
Referring to FIG. 1, an integrated circuit is to be formed on a silicon substrate 10. A stress relief pad oxide layer 12 is grown over the substrate 10. The pad oxide layer 12 will typically have a thickness of between approximately 10 to 300 angstroms. A first silicon nitride layer (Si3 N4) 14 may formed over the oxide layer 12. Layer 14 will typically have a thickness of between approximately 10 to 200 angstroms. Layer 14 may be formed by chemical vapor deposition as is known in the art or by rapid thermal nitridation (RTN) of the oxide layer 12. RTN of the oxide layer will result in a smaller pad oxide layer 12 under the first silicon nitride layer 14.
A polysilicon buffer layer 16 is then deposited over the first silicon nitride layer 14 having a thickness of between approximately 50 to 1000 angstroms. A second silicon nitride layer 18 is deposited over the polysilicon buffer layer 16. The second nitride layer 18 has a thickness of between approximately 500 to 3000 angstroms.
Referring to FIG. 2A, an opening 20 is etched through the second silicon nitride layer 18 and the polysilicon layer 16 to define an area in which the isolation or field oxide region is to be manufactured. The opening may be further etched through the first silicon nitride layer 14 and the oxide layer 12. However, there is an advantage in retaining at least the oxide layer 12 in that it acts as an etch stop for the second silicon nitride layer 18 and the polysilicon layer 16.
At this stage, if the first nitride layer 14 is also etched away or if layer 14 and the oxide layer 12 are etched away, an implant into the silicon substrate 10 may be done to form a channel stop. If an implant is done, as represented by the arrows 23, the ions will have sufficient energy to penetrate into the silicon substrate 10 but will not have sufficient energy to penetrate the second nitride layer 18, thus the implant will occur only through the opening 20. A third silicon nitride layer 22 is then formed on at least the polysilicon buffer layer 16 exposed in the opening 20. As shown in FIG. 2A, layer 22 may be deposited so as to form over layer 18 and in the opening 20 and may typically have a thickness of between approximately 30 to 500 angstroms.
Referring to FIG. 2B, the third silicon nitride layer may alternatively be formed by rapid thermal nitridation (RTN) of the exposed portion of the polysilicon layer 16 in the opening. RTN of the exposed portion of polysilicon layer 16 will cause formation of silicon nitride regions 24. If the first silicon nitride layer 14 was etched away during formation of opening 20, the RTN process will form silicon nitride on the upper surface of the oxide layer 12. Likewise, if the oxide layer 12 was etched away during the formation of opening 20, the RTN process will form a layer of silicon nitride on the surface of the silicon substrate 10.
Referring to FIG. 3A following from FIG. 2A, the third silicon nitride layer 22, the first silicon nitride layer 14 and the pad oxide layer 12 are etched away in opening 20 to expose the silicon substrate 10. Alternatively, the oxide layer 12 may remain in opening 20. At this stage, if an implant to form a channel stop has not been previously performed, the implant may be done as represented by the arrows 23. Field oxide region 26 is then thermally grown in opening 20 which includes a portion of the silicon substrate 10. If the oxide layer 12 was not etched away, the field oxide region 26 will also include the oxide layer 12 in opening 20.
Referring to FIG. 3B following from FIG. 2B, the silicon nitride regions 24, the first silicon nitride layer 14 and the oxide layer 12 are etched away in opening 20. The silicon nitride regions 24 recessed into the polysilicon layer 16 will remain thus encapsulating the polysilicon layer 14 in silicon nitride. Again, the oxide layer 12 may remain and a channel stop may be implanted. Field oxide region 26 is then thermally grown in opening 20.
The polysilicon layer 16 is encapsulated by silicon nitride. The first silicon nitride layer 14 is formed underneath layer 16. A thicker second silicon nitride layer 18 is formed over layer 16 and the third silicon nitride layer 22 is formed on the end of layer 16 exposed in the opening 20. Encapsulating the polysilicon buffer layer 16 in silicon nitride prevents the polysilicon from oxidizing during growth of the field oxide region 26. While the first silicon nitride layer 14 is thin enough so that no additional stress is caused to the silicon substrate, the polysilicon layer 16 acts to relieve stress between the thicker nitride layer 18 and the silicon substrate 10. The polysilicon layer further prevents the thicker nitride layer 18 from inducing defects in the silicon substrate.
In addition, penetration of the grown oxide beneath the nitride layer 14 is reduced. The bird's beak area is thus substantially reduced due to the inability of the polysilicon to oxidize during the growth of the field oxide region. The nitride layers and the polysilicon buffer layer may then be removed to expose the active areas underneath.
As will be appreciated by those skilled in the art, the process steps described above can be used with nearly any conventional process flow. While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.
Wei, Che-Chia, Bryant, Frank R., Chen, Fusen E., Hodges, Robert L.
| Patent | Priority | Assignee | Title |
| 10515801, | Jun 04 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Pitch multiplication using self-assembling materials |
| 5371035, | Feb 01 1993 | Motorola Inc. | Method for forming electrical isolation in an integrated circuit device |
| 5447885, | Oct 25 1993 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Isolation method of semiconductor device |
| 5472906, | Dec 08 1993 | Matsushita Electric Industrial Co., Ltd. | Method of forming isolation |
| 5510290, | Apr 01 1994 | Hyundai Electronics Industries Co., Ltd. | Method for forming a field oxide layer in a semiconductor device which prevents bird beak by nitradation of pad oxide |
| 5523255, | May 31 1994 | SAMSUNG ELECTRONICS CO , LTD | Method for forming a device isolation film of a semiconductor device |
| 5543343, | Dec 22 1993 | SGS-Thomson Microelectronics, Inc. | Method fabricating an integrated circuit |
| 5578510, | Mar 30 1993 | United Microelectronics Corporation | Method of making an isolation layer stack semiconductor device |
| 5742095, | Dec 22 1993 | SGS-Thomson Microelectronics, Inc. | Method of fabricating planar regions in an integrated circuit |
| 5789306, | Apr 18 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Dual-masked field isolation |
| 5793114, | Dec 17 1993 | SGS-Thomson Microelectronics, Inc. | Self-aligned method for forming contact with zero offset to gate |
| 5795810, | Mar 29 1995 | Texas Instruments Incorporated | Deep mesa isolation in SOI |
| 5834360, | Jul 31 1996 | STMicroelectronics, Inc | Method of forming an improved planar isolation structure in an integrated circuit |
| 5863826, | Aug 02 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CMOS isolation utilizing enhanced oxidation of recessed porous silicon formed by light ion implantation |
| 5891788, | Nov 14 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Locus isolation technique using high pressure oxidation (hipox) and protective spacers |
| 5891789, | May 03 1996 | LG Semicon Co., Ltd. | Method for fabricating isolation layer in semiconductor device |
| 5902128, | Oct 17 1996 | Micron Technology, Inc. | Process to improve the flow of oxide during field oxidation by fluorine doping |
| 5909630, | Apr 18 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Dual-masked isolation |
| 5927992, | Dec 22 1993 | STMicroelectronics, Inc | Method of forming a dielectric in an integrated circuit |
| 5952707, | Dec 05 1997 | STMicroelectronics, Inc | Shallow trench isolation with thin nitride as gate dielectric |
| 5966621, | Nov 14 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor processing method of forming field isolation oxide relative to a semiconductor substrate |
| 5972776, | Dec 22 1995 | STMicroelectronics, Inc | Method of forming a planar isolation structure in an integrated circuit |
| 6013557, | Aug 02 1996 | Micron Technology, Inc. | Advanced CMOS isolation utilizing enhanced oxidation by light ion implantation |
| 6040233, | Dec 05 1997 | STMicroelectronics, Inc. | Method of making a shallow trench isolation with thin nitride as gate dielectric |
| 6046483, | Jul 31 1996 | STMicroelectronics, Inc | Planar isolation structure in an integrated circuit |
| 6103020, | Apr 18 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Dual-masked field isolation |
| 6107194, | Jun 07 1995 | STMicroelectronics, Inc | Method of fabricating an integrated circuit |
| 6197662, | Nov 14 1996 | Micron Technology, Inc. | Semiconductor processing method of forming field isolation oxide using a polybuffered mask which includes a base nitride layer on the substrate, and other semiconductor processing methods |
| 6284584, | Dec 17 1993 | STMicroelectronics, Inc | Method of masking for periphery salicidation of active regions |
| 6313034, | Aug 03 1995 | Chartered Semiconductor Manufacturing | Method for forming integrated circuit device structures from semiconductor substrate oxidation mask layers |
| 6365490, | Oct 17 1996 | Micron Technology, Inc. | Process to improve the flow of oxide during field oxidation by fluorine doping |
| 6514811, | Dec 17 1993 | STMicroelectronics, Inc. | Method for memory masking for periphery salicidation of active regions |
| 6611038, | Oct 17 1996 | Micron Technology, Inc. | Semiconductor wafer isolation structure formed by field oxidation |
| 6661064, | Dec 17 1993 | STMicroelectronics, Inc. | Memory masking for periphery salicidation of active regions |
| 6762475, | Oct 17 1996 | Micron Technology, Inc. | Semiconductor wafer isolation structure formed by field oxidation |
| 6949448, | Apr 01 2003 | Taiwan Semiconductor Manufacturing Co., Ltd. | Local oxidation of silicon (LOCOS) method employing graded oxidation mask |
| 7176549, | Oct 24 1995 | Round Rock Research, LLC | Shallow trench isolation using low dielectric constant insulator |
| 7229895, | Jan 14 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array buried digit line |
| 7247570, | Aug 19 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Silicon pillars for vertical transistors |
| 7285812, | Sep 02 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Vertical transistors |
| 7368344, | Dec 13 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of reducing floating body effect |
| 7368365, | Jan 14 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array buried digit line |
| 7371627, | May 13 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array with ultra-thin etched pillar surround gate access transistors and buried data/bit lines |
| 7413480, | Aug 19 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Silicon pillars for vertical transistors |
| 7510954, | May 13 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines |
| 7521322, | Sep 02 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Vertical transistors |
| 7525141, | May 13 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array with ultra-thin etched pillar surround gate access transistors and buried data/bit lines |
| 7566620, | Jul 25 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM including a vertical surround gate transistor |
| 7601595, | Jul 06 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Surround gate access transistors with grown ultra-thin bodies |
| 7601608, | Jan 14 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array buried digit line |
| 7626219, | Jul 06 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Surround gate access transistors with grown ultra-thin bodies |
| 7626223, | Dec 13 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory structure for reduced floating body effect |
| 7696567, | Aug 31 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor memory device |
| 7768051, | Jul 25 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM including a vertical surround gate transistor |
| 7768073, | Jan 14 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array buried digit line |
| 7888721, | Jul 06 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Surround gate access transistors with grown ultra-thin bodies |
| 7910972, | May 13 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array with ultra-thin etched pillar surround gate access transistors and buried data/bit lines |
| 8101992, | May 13 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines |
| 8102008, | Jan 14 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated circuit with buried digit line |
| 8115243, | Jul 06 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Surround gate access transistors with grown ultra-thin bodies |
| 8222105, | Aug 31 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of fabricating a memory device |
| 8227305, | May 13 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array with ultra-thin etched pillar surround gate access transistors and buried data/bit lines |
| 8274106, | Jul 20 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM layout with vertical FETs and method of formation |
| 8350320, | May 13 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array and memory device |
| 8481385, | Aug 31 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of fabricating a memory device |
| 8482047, | Jul 20 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM layout with vertical FETS and method of formation |
| 8546215, | Aug 31 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of fabricating a memory device |
| 8609523, | May 13 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of making a memory array with surrounding gate access transistors and capacitors with global staggered local bit lines |
| 8629533, | Aug 19 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Pillars for vertical transistors |
| 8637362, | May 13 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory array with ultra-thin etched pillar surround gate access transistors and buried data/bit lines |
| 8847298, | Aug 19 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Pillars for vertical transistors |
| 9287271, | Aug 23 2011 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Vertical transistor devices, memory arrays, and methods of forming vertical transistor devices |
| 9401363, | Aug 23 2011 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Vertical transistor devices, memory arrays, and methods of forming vertical transistor devices |
| Patent | Priority | Assignee | Title |
| 4755477, | Mar 24 1987 | Industrial Technology Research Institute | Overhang isolation technology |
| JP10836, | |||
| JP65445, | |||
| JP161837, | |||
| JP293850, | |||
| JP300526, |
| Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
| Aug 30 1991 | SGS-Thomson Microelectronics, Inc. | (assignment on the face of the patent) | / | |||
| Aug 30 1991 | HODGES, ROBERT L | SGS-THOMSON MICROELECTRONICS, INC , A CORP OF DE | ASSIGNMENT OF ASSIGNORS INTEREST | 005835 | /0623 | |
| Aug 30 1991 | BRYANT, FRANK R | SGS-THOMSON MICROELECTRONICS, INC , A CORP OF DE | ASSIGNMENT OF ASSIGNORS INTEREST | 005835 | /0623 | |
| Aug 30 1991 | CHEN, FUSEN E | SGS-THOMSON MICROELECTRONICS, INC , A CORP OF DE | ASSIGNMENT OF ASSIGNORS INTEREST | 005835 | /0623 | |
| Dec 17 1991 | WEI, CHE-CHIA | SGS-THOMSON MICROELECTRONICS, INC , A CORP OF DE | ASSIGNMENT OF ASSIGNORS INTEREST | 005970 | /0187 |
| Date | Maintenance Fee Events |
| Apr 03 1997 | M183: Payment of Maintenance Fee, 4th Year, Large Entity. |
| Apr 09 2001 | M184: Payment of Maintenance Fee, 8th Year, Large Entity. |
| Apr 08 2005 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
| Date | Maintenance Schedule |
| Nov 09 1996 | 4 years fee payment window open |
| May 09 1997 | 6 months grace period start (w surcharge) |
| Nov 09 1997 | patent expiry (for year 4) |
| Nov 09 1999 | 2 years to revive unintentionally abandoned end. (for year 4) |
| Nov 09 2000 | 8 years fee payment window open |
| May 09 2001 | 6 months grace period start (w surcharge) |
| Nov 09 2001 | patent expiry (for year 8) |
| Nov 09 2003 | 2 years to revive unintentionally abandoned end. (for year 8) |
| Nov 09 2004 | 12 years fee payment window open |
| May 09 2005 | 6 months grace period start (w surcharge) |
| Nov 09 2005 | patent expiry (for year 12) |
| Nov 09 2007 | 2 years to revive unintentionally abandoned end. (for year 12) |