A capacitor for a semiconductor structure is formed having a substrate, a stack of a buffer layer and a layer of ferroelectric material, and a top electrode. The capacitor can also have a layer of polysilicon between the substrate and the buffer layer. A method for forming the same, through establishing a substrate, a buffer layer and a layer of ferroelectric material, defining and annealing the buffer layer and layer of ferroelectric material, and establishing a top electrode, is also disclosed.

Patent
   5338951
Priority
Nov 06 1991
Filed
Nov 06 1991
Issued
Aug 16 1994
Expiry
Nov 06 2011
Assg.orig
Entity
Large
20
11
EXPIRED
19. A semiconductor capacitor structure consisting essentially of:
a substrate;
a buffer layer located directly over and in contact with said substrate;
a layer of polysilicon located between said substrate and said buffer layer;
a layer of ferroelectric material located directly over and in contact with said buffer layer; and
a top electrode located over said ferroelectric material.
13. A semiconductor capacitor structure comprising:
a substrate;
a layer of polysilicon located directly over and in contact with said substrate;
a buffer layer located directly over and in contact with said layer of polysilicon;
a layer of ferroelectric material located directly over and in contact with said buffer layer; and
a top electrode located over said layer of ferroelectric material.
1. A semiconductor capacitor structure comprising:
a substrate;
a buffer layer located directly over and in contact with said substrate, wherein said buffer layer is comprised of a compound selected from the group comprised of zirconium oxide, lanthanum oxide and titanium oxide;
a layer of ferroelectric material located directly over and in contact with said buffer layer; and
a top electrode located over said ferroelectric material.
18. A semiconductor capacitor structure consisting essentially of:
a substrate;
a buffer layer located directly over and in contact with said substrate, wherein said buffer layer comprises a compound selected from the group comprised of zirconium oxide, lanthanum oxide and titanium oxide;
a layer of ferroelectric material located directly over and in contact with said buffer layer, the ferroelectric material being Pb(Zrx Ti1-x) O3 where x is in the range of 0 to 1.0; and
a top electrode located over said ferroelectric material.
2. The capacitor of claim 1 wherein said ferroelectric material is Pb(Zrx Ti1-x)O3 wherein x is in the range of 0 to 1∅
3. The capacitor of claim 1 wherein said buffer layer is comprised of a material having a high dielectric constant.
4. The capacitor of claim 1 wherein said top electrode is a noble metal.
5. The capacitor of claim 4 wherein said noble metal is an element selected from the group comprising platinum and palladium.
6. The capacitor of claim 4 wherein said noble metal is an alloy selected from group comprising platinum, palladium, titanium, bismuth, and rhenium.
7. The capacitor of claim 1 wherein said top electrode is comprised of polysilicon.
8. The capacitor of claim 1 wherein said substrate is comprised of substantially undoped single crystal silicon.
9. The capacitor of claim 1 wherein said substrate is comprised of a doped (acceptor or donor) single crystal silicon layer.
10. The capacitor of claim 1 wherein said substrate is comprised of a polysilicon layer on a silicon substrate.
11. The capacitor of claim 1 wherein said buffer layer has a thickness of substantially 300 Å.
12. The capacitor of claim 1 wherein said layer of ferroelectric material has a thickness of substantially 3000 Å.
14. The capacitor of claim 1 wherein said semiconductor capacitor structure has no bottom electrode.
15. The capacitor of claim 1 wherein said substrate serves as a bottom electrode.
16. The capacitor of claim 13 wherein said semiconductor capacitor structure has no bottom electrode.
17. The capacitor of claim 13 wherein said substrate serves as a bottom electrode.

The present invention is directed to a ferroelectric capacitor having a silicon/dielectric/metal structure.

Presently, silicon dioxide is used as the dielectric in the storage capacitor of dynamic random access memory (DRAM) cells. However, as densities increase to the 64 M-bit range and beyond, charge storage using a SiO2 capacitor requires a large amount of space (area) due to the low dielectric constant of SiO2, which is approximately 3.9. The large area required by these capacitors results in the capacitor being too large to be of practical use in the industry. As a result, the industry has been in search of a material to replace silicon dioxide as the dielectric in a capacitor. With a larger dielectric constant, assuming the separation between capacitor plates remains the same, the same capacitance is obtained using a smaller area.

One material that has been considered for possible use as the dielectric in a capacitor is a ferroelectric material, such as a compound comprising lead zirconate titanate ("PZT"). Ferroelectric materials are of interest because materials such as PZT have a high dielectric constant. In U.S. Pat. No. 4,853,893 to Eaton, Jr. and Parris, owned by Ramtron Corporation of Colorado Springs, Colo., there is a discussion of using PZT as a dielectric material for a DRAM memory cell capacitor. That citation calls for substituting PZT for SiO2. Col. 9, line 57 et seq. see also, U.S. Pat. No. 4,536,785 to Gibbons.

However, when a ferroelectric material is established on a silicon substrate, interdiffusion occurs between the ferroelectric material and the silicon substrate. As a result, a low dielectric constant layer is formed in series with the ferroelectric material causing the resulting structure (a stack) to appear as two capacitors in series, one with a low dielectric constant and one with a high dielectric constant (the ferroelectric material). This causes the effective dielectric constant of the entire stack to decrease two orders of magnitude. The two order decrease occurs because the existence of the low dielectric constant layer dominates the total capacitance of the entire stack. Accordingly, the result is a capacitor with an average capacitance rather than one with a very high capacitance as would be obtained when using a ferroelectric material without a low dielectric constant layer in series with it.

The use of a high dielectric constant stack comprising a buffer layer, a layer of ferroelectric material and a second buffer layer as the gate dielectric in a field effect transistor is the subject of an invention and companion patent application entitled Structure and Fabrication of High Transconductance MOS Field Effect Transistor Using A Buffer Layer/Ferroelectric/Buffer Layer Stack as the Gate Dielectric by the same inventors as this application, George Argos, Jr. and T. S. Kalkur (attorney docket no. RAM 342) and which is incorporated herein by reference.

The object of the present invention is to provide a capacitor and method of fabrication therefor which does not suffer from the serious drawbacks we have described.

The present invention in one of its aspects is directed to a ferroelectric capacitor for use in memory devices which require charge storage. In particular, the present invention will be useful in products which have limited area requirements, such as high density DRAMs.

The ferroelectric capacitor of the present invention overcomes the previously described problem by having a buffer layer between a substrate and a layer of ferroelectric material. The buffer layer inhibits the interdiffusion between the high dielectric constant, ferroelectric material and the silicon of the substrate. This configuration prevents the formation of a low dielectric constant material in series with the ferroelectric material. A top electrode is located over the ferroelectric material. In another embodiment, a layer of polysilicon (which preferably has been doped for conductivity) acts as a bottom electrode and is located between the substrate and the buffer layer.

The present invention is further directed to a method for forming a ferroelectric capacitor. In general, the method comprises a sequence of deposition and defining steps to form a semiconductor capacitor having a substrate, a buffer layer, a layer of ferroelectric material and a top electrode.

In describing the preferred embodiment, reference is made to the accompanying drawings wherein like parts have like reference numerals, and wherein:

FIG. 1 is a cross-sectional view of a portion of a capacitor according to an embodiment of the present invention wherein a buffer layer is located over a substrate;

FIG. 2 shows the structure of FIG. 1 with a layer of ferroelectric material over the buffer layer; both the buffer layer and the layer of ferroelectric material having been patterned and etched;

FIG. 3 shows the structure of FIG. 2 with a defined top electrode over the layer of ferroelectric material;

FIG. 4 is a cross-sectional view of a capacitor according to another embodiment of the present invention wherein a layer of polysilicon is located between the substrate and the buffer layer; and

FIG. 5 is a plan view of a capacitor constructed according to the preferred embodiment.

The method of the present invention comprises a series of fabrication steps which are carried out in the manner set forth below, with the reference to a preferred embodiment of using the method.

In FIG. 1, in accordance with a first embodiment of the present invention, a substrate 10 preferably comprises silicon. The substrate can be comprised of, for example, polysilicon, undoped crystal silicon, or doped (acceptor or donor) single crystal silicon. As an optional feature, the substrate can be doped so that the surface of the substrate has a higher level of dopants than the bulk of the substrate. Substrate 10 acts as the bottom electrode for the capacitor of the present invention. As a result, an additional layer for a bottom electrode is not needed. This is beneficial in ultra high density devices where conservation of space is at a premium.

Next, a buffer layer 12 is established over substrate 10, as shown in FIG. 1. Buffer layer 12 can be established by, for example, E-Beam evaporation. Layer 12 can also be established by sputtering, chemical vapor deposition, or Sol-Gel technique, for example. Buffer layer 12 preferably is comprised of a film having a relatively high dielectric constant. If the dielectric constant of the buffer layer is too low, the buffer layer will act as a second capacitor in series with the layer of ferroelectric material, infra, and cause the effective dielectric constant of the capacitor to be significantly decreased.

Buffer layer 12 should also be fabricated so that there is no interdiffusion, which results in the formation of a low dielectric constant layer, between buffer layer 12 and substrate 10 and/or the overlying layer of ferroelectric material. Accordingly, buffer layer 12 is preferably comprised of a material which has a high melting point (well above 550°C), low porosity, and high resistivity. A material with a high density is also preferred. In addition, buffer layer 12 should be compatible with standard IC fabrication techniques ZrO2, LaO2, and TiO2 are examples of materials which meet these requirements for buffer layer 12. Preferably, buffer layer 12 is comprised of ZrO2. Layer 12 has a thickness of approximately 300 Å (30 nm).

A layer of ferroelectric material 14 is then established on top of buffer layer 12. Layer 14 can be established by, for example, deposition. The deposition can be by sputtering from a composite oxide target, chemical vapor deposition, or Sol Gel technique, for example. The ferroelectric material in layer 14 preferably comprises a lead zirconate titanate composition, called "PZT", and having the general formula Pb (Zrx Ti1-x)O3. The Pb(Zrx Ti1-x)O3 stoichiometry can be in the range from X=0 to X=1∅ Layer 14 has a typical thickness of 3000 Å (300 nm). Of course, the thinner the dielectric layer, the greater the capacitance of the resulting capacitor, since capacitance is inversely proportional to the separation distance between the capacitor plates.

Layer 14 and buffer layer 12 are then patterned using standard photolithographic techniques and etched to form a stack having lateral edges which are co-linear. The etching can be done either in a wet HF solution, an ion mill, a plasma etch, or another anisotropic etch. The (stack) structure shown in FIG. 2 results.

The stack (of ferroelectric material 14 and buffer layer 12) is then annealed. Preferably, the stack is annealed at a temperature above 500°C in an O2 ambient in order to convert the PZT into a high dielectric perovskite phase. Annealing can be done by either a rapid thermal anneal or furnace anneals.

A relatively conductive top electrode 16 is then established over layer 14. Top electrode 16 can be established by deposition, for example. The thickness of top electrode 16 is typically in the range between 1000 Å (100 nm) to 3000 Å (300 nm). Preferably, top electrode 16 is comprised of a noble metal. The noble metal can be, for example, platinum or palladium. In addition, the noble metal in top electrode 16 could be an alloy comprised of one of the following: platinum and palladium; platinum and titanium; platinum and bismuth; platinum and rhenium; platinum, palladium and titanium; platinum, bismuth and titanium; palladium and titanium; palladium and bismuth; palladium and rhenium; and palladium, bismuth and titanium. In another embodiment, top electrode 16 can be comprised of a doped polysilicon.

Top electrode 16 is then patterned using standard photolithographic techniques and etched by ion milling or plasma etching. FIG. 3 shows the resulting structure. The resulting capacitor has a dielectric constant at least 40 times that of a capacitor with a SiO2 dielectric.

In a second embodiment shown in FIG. 4, a layer 11 of polysilicon is established over substrate 10. In this embodiment, layer 11 acts as the bottom electrode and individual access to the bottom electrode of the capacitor is possible. Typically, layer 11 has a thickness of 3000 Å (300 nm). Layers 12 and 14 are comprised of materials and established in a manner similar to the first embodiment. The stack comprising layers 11, 12 and 14 is then patterned, etched and annealed in a similar manner as in the first embodiment. Top electrode 15 is then established and patterned in a manner similar to that used in the first embodiment. Top electrode 16 is comprised of a noble metal.

FIG. 5 shows a plan view of an embodiment of the structure of the present invention.

The capacitor of the present invention can be used in an array of capacitors or DRAMs. For example, the capacitors could be in an array having a common bottom electrode (i.e. the silicon substrate). The capacitor of the present invention can be utilized in an array by, for example, simply interconnecting the capacitors by extending the top electrode from one capacitor to the next. If individual access to the bottom electrode of each capacitor in the array is desired, the structure of the second embodiment of the present invention, wherein a layer of polysilicon 11 acts as the bottom electrode, can be used.

The structure of the present invention can also be used in a variety of devices requiring charge storage such as SRAM and ASIC designs.

This description has been offered for illustrative purposes only and is not intended to limit the invention of this application, which is defined in the claims below.

Argos, Jr., George, Kalkur, Thottam S.

Patent Priority Assignee Title
11763870, Aug 20 2020 Micron Technology, Inc. Apparatuses, systems, and methods for ferroelectric memory cell operations
5453325, Dec 09 1993 Eastman Kodak Company Nonlinear optical waveguide multilayer structure
5471364, Mar 31 1993 Texas Instruments Incorporated Electrode interface for high-dielectric-constant materials
5572052, Jul 24 1992 Mitsubishi Denki Kabushiki Kaisha Electronic device using zirconate titanate and barium titanate ferroelectrics in insulating layer
5579258, Nov 28 1991 Olympus Optical Co., Ltd. Ferroelectric memory
5608246, Feb 10 1994 MORGAN STANLEY SENIOR FUNDING, INC Integration of high value capacitor with ferroelectric memory
5648114, Dec 13 1991 Symetrix Corporation Chemical vapor deposition process for fabricating layered superlattice materials
5781404, Mar 31 1993 Texas Instruments Incorporated Electrode interface for high-dielectric-constant materials
5912486, May 01 1992 Texas Instruments Incorporated Pb/Bi-containing high-dielectric constant oxides using a non-Pb/Bi-containing perovskite as a buffer layer
5933316, Aug 02 1993 Motorola, Inc Method for forming a titanate thin film on silicon, and device formed thereby
6046467, Jun 22 1995 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Semiconductor device having capacitor
6174213, Sep 01 1999 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Fluorescent lamp and method of manufacturing same
6376259, Mar 21 2001 MONTEREY RESEARCH, LLC Method for manufacturing a ferroelectric memory cell including co-annealing
6376691, Sep 01 1999 Symetrix Corporation Metal organic precursors for transparent metal oxide thin films and method of making same
6417110, Aug 23 1997 Radiant Technologies INC Method for constructing heat resistant electrode structures on silicon substrates
6492673, May 22 2001 Agilent Technologies, Inc Charge pump or other charge storage capacitor including PZT layer for combined use as encapsulation layer and dielectric layer of ferroelectric capacitor and a method for manufacturing the same
6541332, Jun 30 2001 Hynix Semiconductor Inc Method for fabricating capacitor containing zirconium oxide dielectric layer
6569728, Aug 31 2000 HYUNDAI ELECTRONICS INDUSTRIES CO , LTD Method for manufacturing a capacitor for use in a semiconductor device
6593638, Mar 31 1993 Texas Instruments Incorporated Lightly donor doped electrodes for high-dielectric-constant materials
6686489, Sep 01 1999 Symetrix Corporation Metal organic precursors for transparent metal oxide thin films and method of making same
Patent Priority Assignee Title
4536785, Aug 26 1983 One transistor dynamic random access memory
4707897, Sep 28 1970 Ramtron International Corporation Monolithic semiconductor integrated circuit ferroelectric memory device, and methods of fabricating and utilizing same
4853893, Jul 02 1987 Ramtron International Corporation Data storage device and method of using a ferroelectric capacitance divider
5005102, Jun 20 1989 Ramtron International Corporation Multilayer electrodes for integrated circuit capacitors
5024964, Sep 28 1970 Ramtron International Corporation Method of making ferroelectric memory devices
5038184, Nov 30 1989 Xerox Corporation Thin film varactors
5046043, Oct 08 1987 NATIONAL SEMICONDUCTOR CORPORATION, A CORP OF DE Ferroelectric capacitor and memory cell including barrier and isolation layers
EP415750,
EP431721A2,
JP263386,
JP3227052,
///////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Oct 31 1991KALKUR, THOTTAM S Ramtron CorporationASSIGNMENT OF ASSIGNORS INTEREST 0059140818 pdf
Nov 05 1991ARGOS, GEORGE, JR Ramtron CorporationASSIGNMENT OF ASSIGNORS INTEREST 0059140818 pdf
Nov 06 1991Ramtron International Corporation(assignment on the face of the patent)
Dec 23 1991Ramtron CorporationRamtron International CorporationMERGER SEE DOCUMENT FOR DETAILS 0065810001 pdf
Mar 02 1995Ramtron International CorporationNATIONAL ELECTRICAL BENEFIT FUNDSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0073740032 pdf
Aug 31 1995Ramtron International CorporationNATIONAL ELECTRICAL BENEFIT FUNDSECURITY AGREEMENT0076620353 pdf
Mar 28 2002Ramtron International CorporationInfineon Technologies AGSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0126530747 pdf
Mar 26 2004NATIONAL ELECTRICAL BENEFIT FUNDRamtron International CorporationRELEASE OF SECURITY AGREEMENT0146240077 pdf
Jul 04 2005Infineon Technologies AGRamtron International CorporationRELEASE OF SECURITY INTEREST0169760575 pdf
Sep 15 2005Silicon Valley BankRamtron International CorporationRELEASE0352570406 pdf
Oct 17 2005Ramtron International CorporationSilicon Valley BankSECURITY AGREEMENT0171050174 pdf
Date Maintenance Fee Events
Feb 17 1998M183: Payment of Maintenance Fee, 4th Year, Large Entity.
Feb 20 1998ASPN: Payor Number Assigned.
Aug 09 2000ASPN: Payor Number Assigned.
Aug 09 2000RMPN: Payer Number De-assigned.
Jan 24 2002M184: Payment of Maintenance Fee, 8th Year, Large Entity.
Mar 01 2006REM: Maintenance Fee Reminder Mailed.
Aug 16 2006EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Aug 16 19974 years fee payment window open
Feb 16 19986 months grace period start (w surcharge)
Aug 16 1998patent expiry (for year 4)
Aug 16 20002 years to revive unintentionally abandoned end. (for year 4)
Aug 16 20018 years fee payment window open
Feb 16 20026 months grace period start (w surcharge)
Aug 16 2002patent expiry (for year 8)
Aug 16 20042 years to revive unintentionally abandoned end. (for year 8)
Aug 16 200512 years fee payment window open
Feb 16 20066 months grace period start (w surcharge)
Aug 16 2006patent expiry (for year 12)
Aug 16 20082 years to revive unintentionally abandoned end. (for year 12)