A semiconductor integrated circuit, and process for its manufacture, are disclosed which contains both n+ and p+ gates that do not pose a risk of dopant interdiffusion. Both n+ and p+ gates may be fabricated by conventional means. The gate structures are severed over the tub boundaries. A titanium nitride interconnective layer is deposited and patterned over the gates. The interconnective layer preserves connectivity between the n+ and p+ gates without risk of deleterious dopant interdiffusion.
|
1. A method of integrated circuit fabrication comprising:
forming a dielectric layer overlying a substrate; forming a first conductive layer over said dielectric layer; forming an opening in said conductive layer; forming a second conductive layer overlying said first conductive layer; patterning said first and second conductive layers together to form first and second gates, said gates being electrically connected to each other by said second conductive layer and not connected by said first conductive layer; and further in which said substrate has an n tub and a p tub, there being a boundary between said tubs and in which said opening overlies said boundary.
6. A method of integrated circuit fabrication comprising:
forming an n tub and a p tub in a silicon substrate; there being layer a boundary between said tubs; forming a field oxide over said boundary; forming a blanket oxide layer over said substrate; forming a blanket polysilicon layer contacting said oxide layer, whereby that portion of said polysilicon layer overlying said n tub is p-type and that portion of said polysilicon layer overlying said p tub is n-type; forming a blanket tungsten silicide layer contacting said polysilicon layer; forming an opening through at least said tungsten silicide layer and said polysilicon layer, exposing oxide, said opening having sides and a bottom; forming a blanket layer of titanium nitride contacting said layer of tungsten silicide and contacting said sides and bottom of said opening, patterning said titanium nitride layer and said tungsten silicide layer and said polysilicon layer and said oxide layer together whereby that portion of said polysilicon layer overlying said n tub is severed from that portion of said polysilicon layer overlying said p tub and that portion of said tungsten silicide layer overlying said n tub is severed from that portion of said tungsten silicide layer overlying said p tub; and further whereby said titanium nitride layer maintains electrical conduction between the said severed portions of said polysilicon layer and said tungsten silicide layer.
2. The method of
5. The method of
|
This invention relates to methods for semiconductor integrated circuit fabrication and to semiconductor integrated circuits.
Many CMOS integrated circuits utilize n+ gate material for both PMOS and NMOS devices. However, as gate lengths shrink, there is an increasing trend to the use of p+ gates for both PMOS and NMOS devices. PMOS transistors with p+ gates (i.e., surface channel devices) exhibit good short channel performance, threshold voltages, and sub-threshold swings which are less dependent upon channel length than PMOS devices with n+ (i.e., buried channel devices) gates. NMOS transistors with p+ gates have also been found satisfactory in various CMOS applications.
Some CMOS integrated circuits may utilize both n+ and p+ gates.
However, when a gate having an n+ doped region is in contact with a gate having a p+ doped region, interdiffusion of the dopants may occur, and there is an associated loss of control of the work function. The problem is expected to occur, for example, at those locations where a gate crosses a tub boundary. That portion of the gate over the p tub may be doped n+, while that potion of what is materially the same gate may be doped p+ over the n tub.
Some manufacturers have attempted to solve the problem by capping a continuous gate runner with a titanium nitride conductor, thus preserving conduction across the tub boundary should interdiffusion occur. However, with this approach, there is still a need to limit the thermal processing budget to retard the possibility of interdiffusion.
The present invention alleviates this problem by, illustratively, forming a dielectric layer over a substrate and forming a first conductive layer over the dielectric layer. An opening is formed in the conductive layer. Then a second conductive layer is formed overlying the first conductive layer. The first and second conductive layers are patterned together to form two gates which are electrically connected by the second conductor and not the first conductor.
FIGS. 1, 2 and 4 are partially perspective, partially cross-sectional views depicting an illustrative embodiment of this invention; and
FIG. 3 is a partially perspective, partially cross-sectional view of FIG. 2 taken along the line 3--3 further including conductive layers.
In FIG. 1, reference numeral 11 denotes a substrate which may be silicon, doped silicon, epitaxial silicon, etc. In general, the term substrate is used herein to denote a material upon which other materials may be deposited or formed. Reference numeral 13 denotes a p tub, while reference numeral 15 denotes an n tub. As will be appreciated by those of ordinary skill in the art, the invention is also applicable to single tub CMOS devices and processes. Reference numeral 17 denotes a field oxide.
After definition and formation of field oxide 17, a gate oxide layer 19 having a thickness of approximately 100 Å is grown. Next, a polysilicon layer 21, illustratively having a thickness of approximately 1000 Å, is deposited atop gate oxide 19. Finally, a refractory metal silicide layer, illustratively tungsten silicide, is formed (typically by sputtering) atop polysilicon layer 21. Reference numeral 23 denotes the silicide layer. That portion of polysilicon layer 21 over p tub 13 is doped with n type dopants; that portion of polysilicon layer 21 over n tub 15 is doped with p type dopant. A variety of techniques may be utilized to perform the doping procedure. For example, before formation of the silicide, a resist may be patterned covering the polysilicon over one of the tubs, and the exposed polysilicon doped by ion implantation.
A preferred method of doping polysilicon layer 21 is to wait until after formation of the silicide 23. Then the silicide 23 is masked and appropriate dopants injected into the silicide by ion implantation. Later, the dopants are driven out of the silicide 23 into the underlying polysilicon 21.
After the blanket deposition of layers 19, 21 and 23, an opening 60 shown in FIG. 2 is created over field oxide 17 straddling the boundary 61 between tubs 13 and 15. Opening 60 may be created by conventional photolithography including etching of layers 19, 21 and 23 to expose the top of field oxide 17.
Next, referring to the cross-sectional view of FIG. 3, a blanket layer 31 of, for example, titanium nitride (or another material with sufficiently low sheet resistance and low diffusivity) is deposited. Layer 31 is desirably covered by a material suitable for hard mask etching, illustratively a dielectric such as plasma enhanced TEOS, for example, layer 33.
Next, referring to FIG. 4, using layer 33 as a hard mask (although other photolithography processes may also be used), gate 41 in FIG. 4 is defined. (For example, layer 33 may be etched through a patterned photoresist. Then, using patterned dielectric 33 as a hard mask, the underlying layers 31, 23, 21 and 19 are etched.) The mask used to create gate 41 is aligned with opening 60 so that polysilicon 521 does not contact polysilicon 421.
Gate 41 has polysilicon layer 421 which is n+ doped over p tub 13 and polysilicon layer 521 which is p+ doped over n tub 15. As mentioned before, the etching process is aligned and performed so that there is no material continuity between polysilicon layer 421 and polysilicon layer 521 (or between oxides 419 and 519 or between silicides 423 and 523).
It will be seen from an examination of FIG. 4 that layer 31 effectively preserves electrical continuity between n+ polysilicon layer 421 and p+ polysilicon layer 521 without permitting interdiffusion of n and p type dopants. N+ polysilicon layer 421 is separate from p+ layer 521 (due to the creation of opening 60 earlier in FIG. 2).
Illustratively, subsequent processing may involve formation of junctions 33 and 35 by ion implantation or other means. Subsequent semiconductor integrated circuit processing such as dielectric deposition and runner formation may then be performed.
Yan, Ran-Hong, Lee, Kuo-Hua, Yu, Chen-Hua D., Lin, Horng-Dar
Patent | Priority | Assignee | Title |
5550079, | Jun 15 1995 | Top Team/Microelectronics Corp. | Method for fabricating silicide shunt of dual-gate CMOS device |
5759886, | Sep 28 1995 | National Semiconductor Corporation | Method for forming a layer of metal silicide over the gates of a surface-channel CMOS device |
6087246, | Apr 21 1997 | LG Semicon Co., Ltd. | Method for fabricating dual gate semiconductor device |
6150247, | Mar 19 1996 | Vanguard International Semiconductor Corporation | Method for making polycide-to-polycide low contact resistance contacts for interconnections on integrated circuits |
6258647, | Mar 13 1997 | HYUNDAI ELECTRONICS INDUSTRIES CO , LTD | Method of fabricating semiconductor device |
6593631, | Mar 13 1997 | Hynix Semiconductor Inc. | Method of fabricating semiconductor device |
6602746, | Sep 05 2000 | LAPIS SEMICONDUCTOR CO , LTD | Dual-gate CMOS semiconductor device manufacturing method |
6670680, | Jan 18 2001 | Renesas Technology Corp | Semiconductor device comprising a dual gate CMOS |
6853039, | Sep 05 2000 | OKI SEMICONDUCTOR CO , LTD | Dual-gate CMOS semiconductor device and dual-gate CMOS semiconductor device manufacturing method |
7407880, | Dec 05 2003 | Renesas Electronics Corporation | Semiconductor device and manufacturing process therefore |
7737500, | Apr 26 2006 | GLOBALFOUNDRIES Inc | CMOS diodes with dual gate conductors, and methods for forming the same |
8222702, | Apr 26 2006 | GLOBALFOUNDRIES Inc | CMOS diodes with dual gate conductors, and methods for forming the same |
Patent | Priority | Assignee | Title |
4463491, | Apr 23 1982 | GTE Laboratories Incorporated | Method of fabricating a monolithic integrated circuit structure |
4555842, | Mar 19 1984 | AT&T Bell Laboratories | Method of fabricating VLSI CMOS devices having complementary threshold voltages |
4931411, | Dec 05 1985 | Texas Instruments Incorporated | Integrated circuit process with TiN-gate transistor |
4977102, | Nov 17 1987 | Fujitsu Microelectronics Limited | Method of producing layer structure of a memory cell for a dynamic random access memory device |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 29 1993 | AT&T Corp. | (assignment on the face of the patent) | / | |||
Oct 29 1993 | LEE, KUO-HUA | American Telephone and Telegraph Company | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 006817 | /0682 | |
Oct 29 1993 | YU, CHEN-HUA DOUGLAS | American Telephone and Telegraph Company | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 006817 | /0682 | |
Nov 04 1993 | LIN, HORNG-DAR | American Telephone and Telegraph Company | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 006817 | /0682 | |
Nov 04 1993 | YAN, RAN-HONG | American Telephone and Telegraph Company | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 006817 | /0682 | |
Mar 23 1995 | AT&T Corp | AT&T IPM Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 007688 | /0517 |
Date | Maintenance Fee Events |
Oct 27 1998 | ASPN: Payor Number Assigned. |
Apr 29 1999 | M183: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 16 2003 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 28 2003 | ASPN: Payor Number Assigned. |
May 28 2003 | RMPN: Payer Number De-assigned. |
May 18 2007 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 21 1998 | 4 years fee payment window open |
May 21 1999 | 6 months grace period start (w surcharge) |
Nov 21 1999 | patent expiry (for year 4) |
Nov 21 2001 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 21 2002 | 8 years fee payment window open |
May 21 2003 | 6 months grace period start (w surcharge) |
Nov 21 2003 | patent expiry (for year 8) |
Nov 21 2005 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 21 2006 | 12 years fee payment window open |
May 21 2007 | 6 months grace period start (w surcharge) |
Nov 21 2007 | patent expiry (for year 12) |
Nov 21 2009 | 2 years to revive unintentionally abandoned end. (for year 12) |