An arrangement for modulating orthogonal signals with an analog signal or a digital information signal. In either event, the information signal is partitioned into component signals which respectively modulate an associated one of the orthogonal signals. The analog signal has a predetermined bandwidth and may be represented by samples generated at no less than a predetermined rate. The component signals derived from this analog signal, on the other hand, may be represented by samples generated at a rate which is less than the predetermined rate. Apparatus is incorporated which detects a predetermined event which, in turn, determines whether the orthogonal signals are modulated by the analog or digital information signal. The value of the latter signal may be known at any time, such as when the digital information signal is a training sequence, or may be unknown. The foregoing modulation arrangement can also incorporate privacy or encryption schemes.
|
26. A modem apparatus comprising:
means for receiving a data signal from a user of the modem apparatus to provide a digital signal; means for coding a voice signal to provide n coded voice signals, where N>1; means for mapping the digital signal to provide n mapped digital signals; multiplexing means responsive to an energy level of the voice signal for switching between the n coded voice signals and the n mapped digital signals to provide n output signals; and means for modulating the n output signals to provide a modulated signal for transmission to an opposite endpoint.
24. A method comprising the steps of
receiving an analog input signal having a predetermined bandwidth and generating at least two first component signals each having an associated bandwidth less than said predetermined bandwidth; providing at least two second component signals from a digital information signal; modulating each orthogonal signal in a set of orthogonal signals with a corresponding one of said first component signals at certain times; and modulating each set of orthogonal signals with a corresponding one of said second component signals at other times wherein said other time includes a time when the value of said digital signal is a priori known and also includes another time when the value of the digital signal is not known.
22. Apparatus comprising
means for receiving an analog input signal having a predetermined bandwidth and generating at least two first component signals each having an associated bandwidth less than said predetermined bandwidth; means for providing at least two second component signals from a digital information signal; and means for modulating each orthogonal signal in a set of orthogonal signals with a corresponding one of said first component signals at certain times and for modulating each set of orthogonal signals with a corresponding one of said second component signals at other times wherein said other time includes a time when the value of said digital signal is a priori known and also includes another time when the value of the digital signal is not known.
25. A method comprising the steps of
demodulating each orthogonal signal in a set of orthogonal signals to obtain a corresponding one of first component signals at certain times, and to obtain a corresponding one of second component signals at other times; recovering a digital information signal from the second component signals; and recovering an analog signal from said first component signals obtained by demodulating said orthogonal signals, said analog signal having a predetermined bandwidth and each of said first component signals having an associated bandwidth that is less than said predetermined bandwidth wherein said other time includes a time when the value of said digital signal is a priori known and also includes another time when the value of the digital signal is not known.
23. Apparatus comprising
means for demodulating each orthogonal signal in a set of orthogonal signals to obtain a corresponding one of first component signals at certain times, and to obtain a corresponding one of second component signals at other times; means for recovering a digital information signal from the second component signals; and means for recovering an analog signal from said first component signals obtained by demodulating said orthogonal signals, said analog signal having a predetermined bandwidth and each of said first component signals having an associated bandwidth that is less than said predetermined bandwidth wherein said other time includes a time when the value of said digital signal is a priori known and also includes another time when the value of the digital signal is not known.
15. Apparatus comprising
means for demodulating each orthogonal signal in a set of orthogonal signals to obtain a corresponding one of first component signals at certain times, and to obtain a corresponding one of second component signals at other times; means for recovering a digital information signal from the second component signals; and means for recovering an analog signal from said first component signals obtained by demodulating said orthogonal signals, each first component signal being representable by samples generated at less than a predetermined rate and said analog signal being representable by samples generated at no less than said predetermined rate wherein said other time includes a time when the value of said digital signal is a priori known and also includes another time when the value of the digital signal is not known.
14. A method comprising the steps of
providing a plurality of first component signals from a bandlimited analog signal, said analog signal being representable by samples generated at no less than a predetermined rate and each component signal being representable by samples generated at a rate less than said predetermined rate; providing a plurality of second component signals from a digital information signal; and modulating each orthogonal signal in a set of orthogonal signals with a corresponding one of said first component signals at certain times and for modulating each of said orthogonal signal with a corresponding one of said second component signals at other times wherein said other time includes a time when the value of said digital signal is a priori known and also includes another time when the value of the digital signal is not known.
1. Apparatus comprising
first means for providing a plurality of first component signals from a bandlimited analog signal, said analog signal being representable by samples generated at no less than a predetermined rate and each component signal being representable by samples generated at a rate less than said predetermined rate; second means for providing a plurality of second component signals from a digital information signal; and means for modulating each orthogonal signal in a set of orthogonal signals with a corresponding one of said first component signals at certain times and for modulating each said orthogonal signal with a corresponding one of said second component signals at other times wherein said other time includes a time when the value of said digital signal is a priori known and also includes another time when the value of the digital signal is not known.
3. The apparatus of
4. The apparatus of
5. The apparatus of
6. The apparatus of
7. The apparatus of
8. The apparatus of
9. The apparatus of
10. The apparatus of
11. The apparatus of
12. The apparatus of
13. The apparatus of
17. The apparatus of
18. The apparatus of
19. The apparatus of
20. The apparatus of
21. The apparatus of
|
This application is a continuation of application Ser. No. 08/076,526 filed on Jun. 14, 1993, now abandoned.
The present invention relates to a modulation technique and, more particularly, to the modulation of orthogonal signals with an analog information signal at certain times and a digital information signal at other times.
Quadrature-related carrier signals have long been used to communicate analog signals through a communications facility. In the various known arrangements, two analog signals can directly modulate the quadrature-related carrier signals. Or, a single analog signal can be convened into digital signals or symbols and this digital equivalent of the analog signal modulates these carrier signals. It is also known that a digital information signal can modulate the quadrature-related carrier signals.
While these various arrangements provide satisfactory performance, there are applications where the costs associated with realizing quadrature amplitude modulation exceeds system cost objectives. In addition, there are other applications where the available bandwidth is constrained. In still other applications, there is a need to be able to transmit analog or digital information signals from various sources. It would therefore be deskable if an arrangement could be devised which overcomes the shortcomings of the prior art.
In accordance with the present invention, orthogonal signals are modulated with component signals derived from either an analog signal having a given bandwidth or a digital information signal. The analog signal can be represented by samples generated at no less than some predetermined rate while the component signals of this analog signal are representable by samples at a rate less than the predetermined rate. Advantageously, this modulation technique can incorporate privacy and/or encryption schemes.
In the disclosed embodiments, the analog signal is sampled to generate a sequence of analog signal samples. This sequence is then partitioned into two subsets with one subset of samples being transmitted via one of the orthogonal carrier signals and the other subset of samples being transmitted via the other carrier signal. Upon detection of a predetermined occurrence, this modulation is terminated and a digital information signal modulates the orthogonal carrier signals. The digital information signal can have a value at any time which is a priori known, such as a training sequence, or can have a value at any time which is not known, such as when the digital information signal is customer-supplied.
FIG. 1 is a block-schematic diagram of a first embodiment of a transmitter which incorporates the present invention;
FIG. 2 is a block-schematic diagram of a second embodiment of a transmitter which incorporates the present invention;
FIGS. 3 and 4 are block-schematic diagrams of alternate embodiments of a portion of coder 102 shown in FIGS. 1 and 2;
FIG. 5 is a block-schematic diagram of a receiver in accordance with the present invention; and
FIG. 6 is a block-schematic diagram of a full-duplex modem in accordance with the present invention.
FIG. 1 shows a first embodiment of an illustrative transmitter 100 in accordance with the present invention. As shown, an analog signal on bus 101 is coupled to coder 102 which develops two analog signals therefrom. Also shown is digital signal-to-symbol mapper 105 which, depending on the state of switch 106, responds to digital signals provided from training sequence generator 107 or customer data source 108. Mapper 105 creates, in well-known fashion, two sequences of output pulses on leads 109 and 110. Each of these pulses has an amplitude which corresponds to the digital signal applied to mapper 105. As will be discussed, the state of switch 106, which determines whether the customer data source or the training sequence generator provides a digital signal to mapper 105, is controlled by a signal on bus 111 provided by mode controller 113. The mode controller also controls, via a signal on bus 111, the state of switch 112. In one state of this switch, the signals on leads 103 and 104 are respectively coupled to orthogonal modulator 121 while, in the other state, the signals on leads 109 and 110 are coupled to this modulator.
While generator 107 and source 108 each output digital signals, such signals differ in that the training sequence is a sequence of digital signals which are a priori known to the receiver. Training sequences are normally used to adapt certain equipment in the communications system, such as equalizers and echo cancellers. The digital signals provided by source 108, on the other hand, are not known to the receiver in advance and, in the disclosed embodiment, are supplied by one or more customers.
At this juncture it should be noted that while, in the foregoing description, coder 102 and mapper 105 each generate signals from an input signal, the present invention is not so limited. Indeed, coder 102 can convert a plurality of M inputs into N outputs, where M and N are different predetermined integers and mapper 105 can convert a plurality of M inputs into K outputs. In such circumstances, the orthogonal modulator in FIG. 1 which follows switch 112 can be constructed to be responsive to the plurality of outputs of coder 102 or mapper 105. More specifically, those elements must account for all of the applied input signals, and that means that they must be able to handle K or N signals, whichever is larger. In such a circumstance, however, the user can assume that the larger of K or N is the dimensionality of the system, with some of the dimensions having either no digital data, or no analog data, whichever applies. Of course, if there are "dimensions" for which there is not a digital or analog signal at a particular time, then other information can be sent over those dimensions, such as equalization "side" information.
In the context of a signal space, the N output signals of coder 102 and mapper 105 (assuming N is larger than K) correspond to the collection of vectors in a multidimensional space, i.e., N-dimensional space. The coordinates of this multidimensional space correspond to the orthogonal signals provided within orthogonal modulator 121. For purposes of this invention, orthogonal signals are signals that allow the receiver to separate the received signal into each of the modulated orthogonal signals.
Referring to FIG. 1, the signals on leads 103 and 104 or 109 and 110 are coupled to orthogonal modulator 121. Orthogonal modulator can be realized in a variety of ways, including analog or digital structures. A memory look-up table can also be used to provide a sequence of digital representations of the modulated orthogonal signals which would then be coupled through an analog-to-digital (A/D) converter to generate the modulated orthogonal signals. In the illustrative orthogonal modulator 121, filters 114 and 115 filter their respective input signals and couple these filtered signals to multipliers 117 and 118. Each multiplier combines the output of it associated filter with an associated orthogonal signal provided by orthogonal signal generator 116. In this embodiment, two orthogonal signals and, specifically, cos ωt and sin ωt, are provided by orthogonal signal generator 116. Of course, other orthogonal signals, such as code division multiplexing (CDMA) templates may be used. Summer 119 algebraically combines the outputs of multipliers 117 and 118 and couples this combination to communications channel 120.
Reviewing the signal processing thus far described, the signal coupled to communications channel 120 is the sum of two orthogonal signals, each such signal being modulated by an associated analog signal when the output of coder 102 is coupled to orthogonal modulator 121 or is modulated by a digital symbol when mapper 105 is connected to modulator 121. Mode controller 113 determines what type of signal, i.e., analog or digital, is coupled to orthogonal modulator at any time and also determines which digital signal, i.e., training or customer-supplied, is outputted. In order for the receiver to detect whether the received signal is representative of the analog signal on bus 101, the digital signal from customer data source 108 or the training sequence generator 107, coder 102 inserts a mode signal which identifies the signal which follows as originating from bus 101. Similarly, generator 107 and source 108 also insert mode signals which identify the signal which follows as a digital signal and also identifies whether this signal originated from generator 107 or source 108.
Controller 113 can be responsive to a variety of conditions, such as time of day or a predetermined error condition indicating the need to train or retrain certain equipment, etc. One likely condition is related to the signal energy level on bus 101 and a transmitter arrangement 200 utilizing this criteria is shown in FIG. 2.
The arrangement shown in FIG. 2 incorporates a substantial portion of the circuit elements used in FIG. 1 and each of these elements provides the same function and bears the same reference numerals in FIG. 2. In transmitter 200, energy detector 201 provides some of the functions provided by mode controller 113 in FIG. 1. Specifically, detector 201 monitors the signal energy level on bus 101 and outputs a control signal on bus 111 which controls the state of switch 112. This control signal is provided when the monitored energy level fails to meet a predetermined condition. For example, this predetermined condition can correspond to the signal energy level on bus 101 falling below a certain level which indicates the absence or near absence of the analog signal. Energy detector 201 also provides its control signal on bus 111 to mode converter 213. Converter 213, once enabled by this control signal, provides an output on bus 211 which tracks the state of an applied external signal on lead 212. The output signal on bus 211 activates either customer data source 108 or training sequence generator 107 and toggles switch 106 to couple the signal from the activated source or generator to mapper 105. As a result, when the analog signal on bus 101 does not possess a predetermined energy level, a training sequence or customer digital data is transmitted.
While in the disclosed embodiment of FIG. 1, the signal on bus 101 is an analog signal, the present invention is also applicable for other types of signals. For example, pursuant to conventional techniques, an analog signal that is bandlimited can be sampled (within the proper Nyquist bounds) so that coder 102 incorporates a sampler whose outputted sequence of analog signal samples is coded. Or, for example, the amplitude of each such analog signal sample may be quantized by coupling the sequence of analog signal samples through a quantizer disposed in coder 102 prior to coding. In this case, the coding is operative upon a quantized pulse amplitude modulated pulse or a digital representation of each analog signal sample.
The use of sampling and amplitude quantization of the analog signal input on bus 101 offers a number of benefits. For one, a quantized analog signal sample provides a digital input to the coding apparatus. For another, the use of such samples permits the coding apparatus to be readily supplied with analog signals from different sources via a demultiplexer.
The fact that the input to coder 102 is digital and that the input to mapper 105 is also digital should not be confused. The digital input to mapper 105 is a stream of digits that are each equally important. Hence, the digits are converted into symbols and the symbols into constellation points in a signal space diagram. In contradistinction, the digital signals applied to coder 102 correspond to digital words that represent amplitude, and the specific interrelationship between adjacent bits of the digital words is maintained.
The partitioning of the M analog signals on bus 101 into N analog signals or N representations of this analog signal can be provided using a number of techniques. FIG. 3 shows one such arrangement wherein the analog signal is sampled and the sequence of samples is coupled, in alternation, to leads 103 and 104. As a result, the odd-numbered samples in the sequence are coupled to one lead and the even numbered samples are coupled to another so that the signals on leads 103 and 104 are adjacent analog signal samples. As shown in FIG. 3, to accomplish this partitioning, coder 102 incorporates multiplexer 301 which is clocked by the sampling clock and couples adjacent samples to different output leads. Delay element 302 imparts a sample period delay so that a pair of samples is simultaneously supplied to leads 103 and 104.
While the use of a fixed partitioning may result in an improvement in analog signal space signal-to-noise and spectral content for certain applications, partitioning utilizing a varying pairing procedure can provide privacy or encryption. FIG. 4 shows one such arrangement for providing this capability.
As shown in FIG. 4, coder 102 basically includes an input register 401 for storing S analog samples that arrive at a rate 2T, a scrambling network 402 that scrambles the output of register 401 and develops S outputs, and a pair of registers 403 and 404 that are responsive to the outputs of the scrambling network. Registers 403 and 404 store S/2 analog samples every S/2T seconds and output the stored samples at a rate 1/2T seconds on leads 104 and 103. The scrambling provided by network 402 can be in accordance with a number of procedures including, for example, the use of a pseudorandom sequence. In such case, the time order of the analog signal samples outputted by register 401 are rearranged relative to their inputted time order, i.e., the time order of the analog signal samples inputted to this register. Or, the analog signal samples stored in register 401 can have their magnitude and/or polarity altered in accordance with well-known techniques.
Refer now to FIG. 5. Within receiver 500, the incoming signals from communications channel 120 are coupled to multipliers 501 and 502 which respectively demodulate the incoming signal using orthogonal signals provided by orthogonal signal generator 503. In the disclosed embodiment, these orthogonal signals are the sin ωt and cos ωt. The demodulated outputs of each multiplier are then supplied to adaptive complex equalizer and carrier phase corrector 504 via low-pass filters 505 and 506. Equalizer and phase corrector 504 including cross-coupled transversal filters having complex-valued coefficients compensates, in well-known fashion, for the linear distortion introduced in the communications channel and the phase and frequency offset between the orthogonal signals provided by generator 503 and its counterpart, generator 116, in the transmitter. The pair of outputs provided by the equalizer and phase corrector 504 are coupled to decoder 507 and symbol-to-digital-signal demapper 508. The decoder and demapper function in a manner complementary to their respective counterparts, i.e., coder 102 and mapper 105 in the transmitter.
As discussed, a mode signal which identifies whether an analog signal from bus 101 or a digital signal from source 108 or generator 107 is transmitted to the receiver. In addition, this mode signal identifies whether the digital signal which follows is customer data or a training sequence. This mode signal can be communicated to the receiver in well-known fashion using the same frequency band as that utilized for analog or digital signal communications. Alternatively, this mode signal can be coupled to the receiver in a secondary channel and this channel can utilize the same or a different medium as that used for the analog or digital signal communications. It will be assumed for purposes of simplicity that the mode signal is coupled to the receiver via a secondary channel and well-known logic circuitry is used to provide a pair of binary control signals on leads 509 and 510. The logic state of the control signal on lead 509 indicates whether the signal received from the communications channel 120 is an analog or a digital one. The logic state of the signal on lead 510 indicates whether the digital signal represents customer data or a training sequence.
When the logic state of the control signal on lead 509 indicates the received signal is an analog one, switch 511 is closed and switch 512 is opened. As a result, an analog signal output is provided on lead 513. If, however, the logic state of the control signal on lead 509 indicates a digital signal and the logic state of the control signal on lead 510 indicates that this signal is representative of customer data, switch 512 is closed so that this signal is coupled to customer data sink 514. In addition, this logic state on lead 510 causes switch 515 to couple this customer data to equalizer and phase corrector 504 wherein it is used to update the complex-valued coefficients. When, however, the logic state on lead 510 indicates that the received signal is a training sequence, then switch 512 is opened and switch 515 is toggled to couple the output of training sequence generator 516 to equalizer and phase corrector 504. This operation advantageously provides the equalizer and phase corrector with the training sequence from generator 516 in lieu of estimates of this training sequence from demapper 508. It should be noted that in the foregoing arrangement the equalizer and phase corrector is continuously adapted using either the recovered customer data or the training sequence. Of course, other adaptive arrangements can be envisioned. For example, the equalizer and phase corrector could be updated only at times corresponding to the transmission of a training sequence.
FIG. 6 depicts an entire full-duplex modem 600 constructed in accordance with the present invention. More specifically, a transmitter 100 or 200 and a receiver section 500 respectively provide transmit and receive capability to and from a two-wire communications facility through hybrid 601. Preferably, echo canceller 602 and subtractor 603 are utilized to subtract unwanted signals from the input to receiver 500. For the sake of simplicity, echo canceller 602 is shown connected to the output of orthogonal modulator 121 and, in analog embodiments of the echo canceller, this is perfectly satisfactory. However, in digital echo canceller embodiments, it is well known that improvements can be attained by coupling the echo canceller with a lower rate signal. Such an improvement can be provided utilizing well-known techniques, such as the use of a carrier frequency rotator and Hilbert passband filters, to provide the function of modulator 121 in the transmitter and complementary apparatus in the receiver.
It should, of course, be noted that while the present invention has been described in terms of an illustrative embodiment, other arrangements will be apparent to those of ordinary skill in the art. For example, while the disclosed embodiments utilize discrete devices, the devices can be implemented using one or more appropriately programmed, general-purpose processors or special-purpose integrated circuits or digital processors or an analog or hybrid counterpart of any of these devices. Or, for example, while in the disclosed embodiments the analog signal is sampled to produce a sequence of samples and this sequence is partitioned, sampling of the analog signal is not necessary. The analog signal may be partitioned, for example, using filters so as to provide component signals each extending over a subset of the frequency range of the analog signal. Finally, still other arrangements are envisioned for the present invention. See for example, the copending application entitled "Simultaneous Analog and Digital Communication" by Bremer et al., filed even date herewith and assigned to the present assignee.
Patent | Priority | Assignee | Title |
5844944, | Jun 14 1993 | Rembrandt Communications, LP | Simultaneous analog and digital communication using partitioning of bits into words |
5864545, | Dec 06 1996 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | System and method for improving convergence during modem training and reducing computational load during steady-state modem operations |
6081784, | Oct 30 1996 | Sony Corporation | Methods and apparatus for encoding, decoding, encrypting and decrypting an audio signal, recording medium therefor, and method of transmitting an encoded encrypted audio signal |
6128334, | Feb 21 1997 | iBiquity Digital Corporation | Receiver addressable AM compatible digital broadcast system |
6704324, | Mar 25 1998 | IPR 3 PTY LTD | Apparatus and method for transmission of voice band signals over a DSL line |
6823026, | Jan 05 2001 | Google Technology Holdings LLC | Apparatus and method for baseband detection |
6865236, | Jun 01 2000 | WSOU Investments, LLC | Apparatus, and associated method, for coding and decoding multi-dimensional biorthogonal codes |
8023580, | Dec 05 1997 | REMBRANDT WIRELESS TECHNOLOGIES, LP | System and method of communication using at least two modulation methods |
8135058, | Oct 10 2008 | CSR TECHNOLOGY INC | Adaptive known signal canceller |
8457228, | Dec 05 1997 | REMBRANDT WIRELESS TECHNOLOGIES, LP | System and method of communication using at least two modulation methods |
8711918, | Oct 10 2008 | CSR Technology, Inc. | Adaptive known signal canceller |
8942335, | Apr 09 2001 | AT&T Intellectual Property II, L.P. | Training-based channel estimation for multiple-antennas |
9264122, | Apr 09 2001 | AT&T Intellectual Property II, L.P. | Training-based channel estimation for multiple-antennas |
9432172, | Dec 05 1997 | REMBRANDT WIRELESS TECHNOLOGIES, LP | System and method of communication using at least two modulation methods |
H2152, |
Patent | Priority | Assignee | Title |
3614623, | |||
3715666, | |||
4358853, | Jan 22 1981 | Motorola, Inc | Digital modem transmitter |
4512013, | Apr 11 1983 | AT&T Bell Laboratories | Simultaneous transmission of speech and data over an analog channel |
4546212, | Mar 08 1984 | CROWDER, JACK SR | Data/voice adapter for telephone network |
4630286, | Oct 10 1984 | PARADYNE CORPORATION FORMERLY KNOWN AS AT&T PARADYNE CORPORATION | Device for synchronization of multiple telephone circuits |
4672602, | Nov 02 1984 | ALCATEL N V , A CORP OF THE NETHERLANDS | Control and routing system |
4757495, | Mar 05 1986 | Telebit Corporation | Speech and data multiplexor optimized for use over impaired and bandwidth restricted analog channels |
4924516, | May 23 1989 | Rembrandt Communications, LP | Method and system for a synchronized pseudo-random privacy modem |
5081647, | Jan 06 1989 | PARADYNE CORPORATION FORMERLY KNOWN AS AT&T PARADYNE CORPORATION | Communication of a voice signal via continuous quadrature amplitude modulator |
5103227, | Sep 26 1990 | Paradyne Corporation | Modulus converter for fractional rate encoding |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 01 1993 | BREMER, GORDON | American Telephone and Telegraph Company | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017706 | /0679 | |
Apr 20 1994 | AMERICAN TELELPHONE AND TELEGRAPH COMPANY | AT&T Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 007527 | /0274 | |
Jan 26 1995 | Paradyne Corporation | (assignment on the face of the patent) | / | |||
May 23 1995 | AT&T Corp | AT&T IPM Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 007528 | /0038 | |
Aug 24 1995 | AT&T IPM Corp | AT&T Corp | BILL OF SALE, CONVEYANCE, ASSIGNMENT AND TRANSFER OF ASSETS | 008309 | /0358 | |
Mar 29 1996 | AT&T Corp | Lucent Technologies Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008178 | /0161 | |
Jul 31 1996 | Lucent Technologies, INC | PARADYNE CORPORATION FORMERLY KNOWN AS AT&T PARADYNE CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008173 | /0007 | |
Aug 01 1996 | AT&T Paradyne Corporation | Paradyne Corporation | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 009935 | /0244 | |
Jul 16 2001 | Paradyne Corporation | FOOTHILL CAPITAL CORPORATION | SECURITY AGREEMENT | 012211 | /0350 | |
Dec 16 2004 | WELLS FARGO FOOTHILL, INC , F K A FOOTHILL CAPITAL CORPORATION | Paradyne Corporation | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 017706 | /0483 | |
Jun 09 2006 | Paradyne Corporation | Rembrandt IP Management, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018015 | /0826 | |
Jun 09 2006 | ZHONE TECHNOLOGIES, INC | Rembrandt IP Management, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018015 | /0826 | |
Aug 09 2006 | Rembrandt IP Management, LLC | Rembrandt Communications, LP | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE PREVIOUSLY RECORDED ON REEL 018015 FRAME 0826 ASSIGNOR S HEREBY CONFIRMS THE CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE FROM REMBRANDT IP MANAGEMENT, LLC TO REMBRANDT COMMUNICATIONS, LP | 018160 | /0082 | |
Aug 09 2006 | Paradyne Corporation | Rembrandt Communications, LP | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE PREVIOUSLY RECORDED ON REEL 018015 FRAME 0826 ASSIGNOR S HEREBY CONFIRMS THE CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE FROM REMBRANDT IP MANAGEMENT, LLC TO REMBRANDT COMMUNICATIONS, LP | 018160 | /0082 | |
Aug 09 2006 | ZHONE TECHNOLOGIES, INC | Rembrandt Communications, LP | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE PREVIOUSLY RECORDED ON REEL 018015 FRAME 0826 ASSIGNOR S HEREBY CONFIRMS THE CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE FROM REMBRANDT IP MANAGEMENT, LLC TO REMBRANDT COMMUNICATIONS, LP | 018160 | /0082 | |
Aug 13 2010 | Rembrandt Communications, LP | Brandywine Communications Technologies LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024915 | /0190 | |
Oct 25 2012 | Brandywine Communications Technologies, LLC | SOLMIRA COMMUNICATIONS, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 029199 | /0150 | |
Oct 15 2013 | SOLMIRA COMMUNICATIONS LLC | WYNCOMM, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031474 | /0636 | |
Oct 17 2013 | WYNCOMM, LLC | DELAWARE RADIO TECHNOLOGIES, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031510 | /0772 |
Date | Maintenance Fee Events |
Dec 04 2000 | M183: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 06 2000 | ASPN: Payor Number Assigned. |
Dec 17 2004 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Dec 04 2008 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Jun 11 2009 | ASPN: Payor Number Assigned. |
Jun 11 2009 | RMPN: Payer Number De-assigned. |
Date | Maintenance Schedule |
Jun 24 2000 | 4 years fee payment window open |
Dec 24 2000 | 6 months grace period start (w surcharge) |
Jun 24 2001 | patent expiry (for year 4) |
Jun 24 2003 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 24 2004 | 8 years fee payment window open |
Dec 24 2004 | 6 months grace period start (w surcharge) |
Jun 24 2005 | patent expiry (for year 8) |
Jun 24 2007 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 24 2008 | 12 years fee payment window open |
Dec 24 2008 | 6 months grace period start (w surcharge) |
Jun 24 2009 | patent expiry (for year 12) |
Jun 24 2011 | 2 years to revive unintentionally abandoned end. (for year 12) |