Heteroepitaxy of lattice-mismatched semiconductor materials such as gaas on silicon is accomplished by first growing gaas (104) on silicon (102), then growing a lattice matched cap of Alx Ga1-x As (106), next annealing out defects with the Alx Ga1-x As cap (106) limiting desorption of gallium, lastly growing further gaas (110) directly on the cap. The lattice matched cap is also used as an implant anneal cap.

Patent
   5659188
Priority
Oct 28 1988
Filed
Jun 07 1995
Issued
Aug 19 1997
Expiry
Aug 19 2014
Assg.orig
Entity
Large
8
14
all paid
7. An integrated circuit, comprising:
(a) a material structure comprising:
a silicon substrate;
a gaas buffer layer over said substrate;
an algaas cap layer over said buffer layer;
an alas desorption-preventing layer over said cap layer;
a gaas device layer over said desorption-preventing layer;
(b) devices in said device layer; and
(c) interconnections among said devices.
1. An integrated circuit, comprising:
(a) a compound substrate including a bottom layer of silicon, a heteroepitaxial buffer layer on said silicon, a cap layer substantially lattice matched to and on said buffer layer, and a device layer substantially lattice matched to and on said cap layer, said cap layer comprising a compound semiconductor, said cap layer further comprising a surface region depleted of a constituent element of said compound semiconductor;
(b) devices in said device layer; and
(c) interconnections among said devices.
4. An integrated circuit, comprising:
(a) a material structure comprising:
a silicon substrate;
a buffer layer over said silicon substrate, said buffer layer comprising a first compound semiconductor;
a cap layer over said buffer layer, said cap layer comprising a second compound semiconductor;
a desorption-preventing layer over said cap layer, said desorption-preventing layer comprising a third compound semiconductor, said third compound semiconductor related to said second compound semiconductor by sharing at least one common constituent element, but said third compound semiconductor having one less constituent element than said second compound semiconductor;
a device layer over said desorption-preventing layer;
(b) devices in said device layer; and
(c) interconnections among said devices.
2. The integrated circuit of claim 1, wherein:
(a) said cap layer is made of Alx Ga1-x As for 0<x≦1.0; and
(b) said buffer and device layers are both made of gaas.
3. The integrated circuit of claim 2, wherein said surface region comprises alas.
5. The integrated circuit of claim 4, wherein said first compound semiconductor is gaas, said second compound semiconductor is algaas, and said third compound semiconductor is alas.
6. The integrated circuit of claim 4, wherein said devices comprise implanted regions.
8. The integrated circuit of claim 7, wherein said algaas cap layer is about 0.1 μm in thickness, and said alas desorption-preventing layer is a few atomic layers in thickness.

This is a divisional of application Ser. No. 08/347,916, filed Dec. 1, 1994 which is a divisional of Ser. No. 07/900,226, filed Jun. 17, 1992; now U.S. Pat. No. 5,391,515 which is a continuation of Ser. No. 07/623,488, filed Dec. 4, 1990 (Abandoned); which is a continuation of parent application Ser. No. 07/264,237, filed Oct. 28, 1988 (Abandoned).

Copending U.S. applications Ser. No. 912,028, filed Sep. 26, 1986 (J. W. Lee), Ser. No. 94,231, filed Sep. 8, 1987 (Matyi and Shichijo), Ser. No. 224,428, filed Jul. 25, 1988 (Shichijo and Matyi), and Ser. No. 224,965, filed Jul. 27, 1988 (Shichijo) disclose related subject matter. These cross-referenced applications are assigned to the assignee of the present application.

1. Field of the Invention

The present invention relates to growth of semiconductor materials and devices, and, more particularly, to heteroepitaxial growth such as gallium arsenide on silicon and devices in such heterostructures.

2. Description of the Related Art

Many researchers have investigated growth of semiconductor-device quality gallium arsenide (GaAs) on silicon wafers and fabrication of active devices in the GaAs. Such devices would combine the higher mobility of carriers in GaAs with the greater mechanical strength and thermal conductivity of a silicon substrate. For example, R. Fischer et al, GaAs/AlGaAs Heterojunction Bipolar Transistors on Si Substrates, 1985 IEDM Tech. Digest 332, report GaAs/AlGaAs heterojunction bipolar transistors grown on silicon substrates and having current gains of β=13 for a 0.2 μm thick base. Similarly, G. Turner et al, Picosecond Photodetector Fabricated in GaAs Layers Grown on Silicon and Silicon On Sapphire Substrates, 1985 IEDM Tech. Digest 468, report response times of 60 picoseconds for photo conductive detectors fabricated in GaAs on silicon. These articles also note that majority carrier devices such as MESFETs fabricated in GaAs on silicon have performance approaching that of homoepitaxial devices; and this has encouraged efforts to integrate GaAs/AlGaAs optoelectronic and high-frequency devices and silicon devices on the same wafer to utilize high-data-rate optical interconnections to reduce the number of wire interconnections. Selective recrystallization of amorphous GaAs can use the high resistivity of noncrystalline GaAs; see, for example, A. Christou et al, Formation of (100) GaAs on (100) Silicon by Laser Recrystallization, 48 Appl. Phys. Lett. 1516 (1986).

One of the key limitations in the implementation of device structures based on heteroepitaxial GaAs on silicon has been the 4.1% difference in lattice parameters between the two materials. This lattice mismatch leads to the formation of a network of misfit dislocations at the heterointerface; under typical epitaxial growth conditions, a significant fraction of these misfit defects thread away from the interface and into the GaAs regions where devices are subsequently fabricated. It is the presence of these threading dislocations (which can serve as recombination and scattering centers) that has seriously limited the implementation of GaAs on silicon technology.

A number of schemes have been reported for either annihilating or retarding the propagation of threading dislocations in lattice mismatched semiconductors such as GaAs on silicon. Notably among these is post-growth thermal annealing for defect reduction; see J. W. Lee et al, 50 Appl. Phys. Lett. 31 (1987), Choi et al, 50 Appl. Phys. Lett. 992 (1987), and N. Chand et al, 49 Appl. Phys. Lett. 815 (1986). Post-growth annealing by itself has been shown to be effective at reducing the global defect in GaAs layers on silicon substrates; however, there is insufficient data at this time to determine its effectiveness at lowering the density of device degrading threading dislocations. Similarly, Fan et al., U.S. Pat. No. 4,632,712, interrupts the GaAs growth to trap threading dislocations. Alternatively, a number of workers have studied the use of either compositional or thermally cycled superlattices during the growth process for dislocation control; see J. W. Lee, Proc. 1986 Int'l. Symp. on GaAs and Related Compounds 111 (1987), T. Soga et al, 26 Japan. J. Appl. Phys. L536 (1987), R. D. Dupuis et al, 50 Appl. Phys. Lett. 407 (1987). It appears from this literature that the primary effect of an intermediary superlattice is to deflect the threading dislocations by the imposition of a strain field (either by thermal effects in the case of the thermally cycled layer or by lattice dilations in the case of chemical superlattices) in such a way that they tend to propagate parallel instead of obliquely to the heterointerface. See Szilagyi et al, 4 J. Vac. Sci. Tech. A 2200 (1986).

However, the known methods still have unacceptably high threading dislocation densities for GaAs epitaxially grown on silicon.

Various researchers have investigated the loss of gallium and aluminum during MBE growth and high temperature treatment of GaAs and Alx Ga1-x As; see T. Kojima et al, Layer-by-layer Sublimation Observed by Reflection High-energy Electron Diffraction Intensity Oscillation in a Molecular Beam Epitaxy System, 47 Appl. Phys. Lett. 286 (1985), J. Van Hove et al, Mass-action Control of AlGaAs and GaAs growth in Molecular Beam Epitaxy, 47 Appl. Phys. Lett. 726 (1985), M. Kawabe et al, Preferential Desorption of Ga from Alx Ga1-x As Grown by Molecular Beam Epitaxy, 23 Jpn. J. Appl. Phys. L351 (1984), H. Tanaka et al, Single-Longitudinal-Mode Selfaligned (AlGa)As Double-Heterostructure Lasers Fabricated by Molecular Beam Epitaxy, 24 Jpn. J. Appl. Phys. L89 (1985), and R. Heckingbottom, Thermodynamic Aspects of Molecular Beam Epitaxy: High Temperature Growth in the GaAs/Ga1-x Alx As System, 3 J. Vac. Sci. Tech. B 572 (1985). The research shows that gallium is lost at a much greater rate than aluminum and Alx Ga1-x As actually forms a surface layer of AlAs which retards further loss of gallium.

In emitter-up HBT technology the use of MOCVD to deposit an over-growth emitter onto a zinc implanted base was recently demonstrated; see J. W. Tully, "A Fully Planar Heterojunction Bipolar Transistor," 7 IEEE Elec. Dev. Lett., 203 (1986) and J. W. Tully, W. Hant, and B. B. O'Brien, "Heterojunction Bipolar Transistors with Ion-Implanted Bases," 7 IEEE Elec. Dev. Lett., 615 (1986) After such an implantation the implanted dopant must be activated and the implant damage must be removed while the surface perfection is maintained since the surface will be the active base/emitter interface. However, known methods have the problem of arsenic loss during the anneal or stress induced by an anneal cap.

The present invention provides a lattice matched annealing cap for semiconductor layers, both for heteroepitaxial growth and for implant activation, and devices fabricated with the annealed semiconductor. Preferred embodiments include heteroepitaxially grown GaAs on silicon with an Alx Ga1-x As capping layer plus further GaAs grown on the capping layer after the anneal; devices are fabricated in this further GaAs layer. Other preferred embodiments include Alx Ga1-x As capping of GaAs followed by implantation of dopants through the Alx Ga1-x As plus an activation anneal for fabrication of devices such as MESFETs and heterojunction bipolar transistors.

The drawings are schematic for clarity.

FIG. 1 is a cross sectional elevation view of a first preferred embodiment structure;

FIG. 2 is a time-temperature curve for the first preferred embodiment method;

FIGS. 3a-d are cross sectional elevation views of the steps of the first preferred embodiment method;

FIG. 4 is a transmission electron microscopy view of the first preferred embodiment structure;

FIGS. 5a-b are cross section elevation views of the steps of a second preferred embodiment method; and

FIGS. 6a-b illustrate a third preferred embodiment method.

The first preferred embodiment heteroepitaxial structure, shown in schematic cross sectional elevation view in FIG. 1 and generally denoted 100, includes silicon substrate 102, 1.5 μm thick GaAs buffer layer 104, 0.1 μm thick Alx Ga1-x As layer 106, AlAs layer 108 which is only a few atomic layers thick, and GaAs layer 110 of thickness 2.5 microns. Active devices such as MESFET 112 and JFETs may be fabricated in GaAs layer 110, or layer 110 could be grown to include both GaAs and Alx Ga1-x As layers and heterojunction bipolar transistors fabricated in layer 110.

The first preferred embodiment method of fabrication of the first preferred embodiment structure includes the time-temperature growth illustrated in FIG. 2 and the steps illustrated in cross sectional elevation view in FIGS. 3a-d as follows:

(a) Insert silicon substrate 102 (about 3 inches in diameter and 25 mils thick and oriented in the (100) direction) into a molecular beam epitaxy (MBE) machine and clean by baking at 950 C. for ten to fifteen minutes in ultrahigh vacuum; this removes surface contaminants such as native oxide from substrate 102. See the lefthand portion of FIG. 2 showing the 950 C. temperature run.

(b) Lower the temperature of substrate 102 to 450 C. and slowly (0.3 μm per hour) grow a GaAs layer about 0.2 μm thick; this low temperature grow provides an initial buffer layer that helps confine misfit dislocations due to the 4.1% lattice mismatch between silicon and GaAs. Stop the low temperature GaAs growth. Raise the temperature of substrate 102 to 550 C. and grow 1.3 μm of GaAs at a rate of about 0.9 μm per hour to complete buffer layer 104. See the left center of FIG. 2 showing the two GaAs growth runs and FIG. 3a for a cross sectional elevation view. An alternative method would be to continue the GaAs growth as the substrate temperature is raised from 450 to 550.

(c) While maintaining the substrate temperature at 550 C. change from the growth of GaAs to the growth of Alx Ga1-x As, and grow 0.1 μm thick layer 106 of Alx Ga1-x As with x=0.35. See the center of FIG. 2 and FIG. 3b.

(d) Stop the growth of Alx Ga1-x As and raise the temperature of substrate 102 to 850 C. for five to fifteen minutes to anneal out the twins, stacking faults, and most of the threading dislocations in buffer layer 104 (and Alx Ga1-x As layer 106). During this anneal an arsenic atmosphere (about 10-5 torr) is maintained to keep the surface arsenic stablized. The gallium preferentially desorbs from the surface leaving the aluminum behind; thus a few monolayers of AlAs (layer 108) form on the surface and this AlAs retards further out diffusion and desorption of gallium. The thermodynamic equilibrium at the surface is probably ##STR1## See the center of FIG. 2 and FIG. 3c. Note that without capping layer 106 and under the same arsenic atmosphere (about 10-5 torr) the highest temperature that could be used for in situ annealing would be about 700 C. because the congruent temperature for GaAs sublimation is about 640 C. and more than about 50 C. above the congruent temperature is a practical limit. (The congruent temperature for GaAs sublimation is the temperature at which the vapor pressures of the Ga and As2 are equal.) In contrast, the congruent temperature for AlAs sublimation is about 800 C., and the Alx Ga1-x As/Gas interface is stable up to 900 C.

(e) Reduce the temperature of substrate 102 to 550 C. and resume growing GaAs to form layer 110 to a thickness of 2.5 μm. Note that AlAs layer 108 and Alx Ga1-x As layer 106 are essentially lattice matched to GaAs buffer layer 104 (the lattice mismatch of GaAs and Alx Ga1-x As is only 0.15x%, and layers 106 plus 108 are so thin than this mismatch would be compensated for by a strain). Thus GaAs layer 110 is grown at a low temperature on a lattice matched material which has a low dislocation density and, consequently, layer 110 has no twins and stacking faults plus a low dislocation density. See the righthand portion of FIG. 2 and FIG. 3d; FIG. 4 is a transmission electron microscopy (TEM) view of the same structure as in FIG. 3d but with different layer thicknesses. GaAs layer 110 does not need an ex situ anneal; experiments have shown that such an anneal does not provide any further improvement.

(f) Remove layered substrate 102 from the MBE machine and form MESFET 112 (or any other devices) in GaAs layer 110 by standard processing; for example, ion implant a channel region plus source and drain regions, and deposit a Ti/Pt/Au gate and Ge/Ni/Au ohmic source and drain contacts by liftoff. This yields the structure of FIG. 1. Passivation, interconnections, and packaging complete the structure as part of an integrated circuit, but these have been omitted from the drawings for clarity.

Note that GaAs and silicon have quite different coefficients of thermal expansion, so a low growth temperature will yield less thermal stress in the resultant structure. Thus the lower temperature MBE growth will be preferable to the higher MOCVD growth of GaAs on silicon. Further, MBE growth is cleaner than MOCVD growth due to the large amounts of carbon present from the metalorganic compounds used in MOCVD.

The second preferred embodiment method uses a Alx Ga1-x As capping layer for the activation anneal of implanted GaAs includes the following steps as illustrated in cross sectional elevation view in FIGS. 5a-b.

(a) GaAs 202 (which may correspond to GaAs layer 110 of the structure shown in FIG. 3d) has Alx Ga1-x As capping layer 204 grown to a thickness of 0.05 μm (500 Å) and photoresist 206 spun on and exposed and developed. Then dopants, such as silicon, are ion implanted through Alx Ga1-x As layer 204 into GaAs 202 with patterned photoresist 206 as the implant mask to form impurity region 210 which also has a damaged crystal lattice. The implant typically would have a dose of 1×1013 /cm2 at an energy of 100 keV for silicon ions to form n+ region 210; see FIG. 5a. Region 210 could be the base for an eventual heterojunction p-n-p bipolar transistor.

(b) Photoresist 206 is then stripped and the implant annealed with Alx Ga1-x As 204 as a cap in an arsenic atmosphere. As in the first preferred embodiment, gallium desorbs from the cap and leaves a few monolayers of AlAs 208 which prevent outdiffusion of further gallium. See FIG. 5b.

(c) After the anneal the AlAs 208 and the remaining Alx Ga1-x As 204 are removed from GaAs 202 with HF which selectively etches Alx Ga1-x As with respect to GaAs. Note that prior art methods use a cap of silicon nitride, but silicon nitride is amorphous (and not lattice-matched to GaAs 202) and stresses the GaAs at the interface which may lead to cracking of the GaAs layer. The use of lattice matched cap 204 avoids this stress.

Third preferred embodiment method uses an epitaxial Al0.5 Ga0.5 As cap as both an anneal cap and an implant spacer. FIGS. 6a-b illustrate the base formation process of an emitter-down overgrowth heterojunction bipolar transistor showing both the starting first epi in FIG. 6a and the base implant profile in FIG. 6b. In the overgrowth process, a spacer layer such as epitaxial Al0.5 Ga0.5 As 308 or silicon nitride can be deposited over the base area to act as a spacer for adjusting the base implant depth. To maximize the electric field in the base such that the electron transit time is a minimium, the peak in the base doping concentration should occur at the emitter-base junction. The spacer thickness can be adjusted such that the peak of the implant occurs at the emitter/base interface for a given implant energy and fluence. The high (50%) aluminum concentration in the Alx Ga1-x As spacer layer 308 permits easy removal from the underlying GaAs base surface after the activation anneal of the base implant. A further advantage of using Alx Ga1-x As 308 as the spacer layer instead of silicon nitride or other such material is that upon annealing Alx Ga1-x As acts as an arsenic rich cap to keep the base surface region from decomposing. Rapid thermal annealing precludes the use of arsenic over-pressure due to process complexity in a single wafer process; however, the arsenic rich cap, Alx Ga1-x As 308, helps maintain the GaAs surface perfection. After the removal of the spacer layer, the GaAs collector layer can be grown onto the base layer.

Fourth preferred embodiment method is similar to the third preferred embodiment except that the base is implanted through an Alx Ga1-x As spacer layer into the collector layer to fabricate an emitter-up HBT. Again, after the anneal, which is typically rapid thermal annealing, the Alx Ga1-x As cap is removed and the emitter is grown.

Fifth preferred embodiment method is analogous to the third and fourth preferred embodiments. After the complete growth of all the layers of a planar HBT, a spacer layer of Alx Ga1-x As with x∼0.5 on top of the structure is used for improved implant activation and better ohmic contacts. In HBT fabrication the base is contacted by a P+ implant, through the spacer, and the collector is reached by a N+ implant, through the spacer. These implants require an activation anneal, typically rapid thermal annealing, where the use of arsenic overpressure is not practical. The Alx Ga1-x As spacer layer will keep the surface arsenic rich and after its removal in HF, ohmic contact formation on the good, arsenic rich GaAS will be better.

Various modifications of the preferred embodiments may be made while retaining the feature of a related-material anneal cap and devices made with such anneals. For example, an Alx Ga1-x As/GsAs superlattice may be used as the anneal cap of AlGaAs in MBE; in this situation, the Alx Ga1-x As may be grown at a higher temperature (e.g., 600 C.) and the GaAs at a lower temperature (e.g., 550 C.) to obtain the benefits of both a compositional plus thermal-cycled superlattice (which blocks dislocation propagation) and an Alx Ga1-x As anneal cap. Further, in the first preferred embodiment the buffer layer and the top layer could be different materials such as Alx Ga1-x As with different x and each of the layers could include sublayers with different x; indeed, material systems other than AlGaAs, such as GaAsP, InGaAs, InAlGaAsP, etc. or even II-VI systems, could be used with the lower vapor pressure component used as the capping layer. Additionally, various growth temperatures and temperature cycling could be used in the various material systems. Lattice matching of the cap to the annealed layer need only be close enough to avoid defects; thus a thin strained layer cap could also be used.

In the second preferred embodiment the annealing process could be a furnace anneal, a rapid thermal anneal, or other type of anneal or combination of anneals, and could be used with other material systems. Indeed, the starting substrate for the preferred embodiments and variations could be complex such as silicon-on-insulator or include recesses and amorphous material patterns such as silicon dioxide patterns on silicon. And in the third, fourth, and fifth preferred embodiments, devices other than HBTs could be fabricated (such as MESFETs and JFETs) by implantation and capped anneal, and integrated circuits of the various devices could be fabricated. With the related-material capped anneal the corresponding interfaces such as emitter/base and ohmic/semiconductor will have improved surface state densities and lower specific resistivities.

Kao, Yung-Chung, Plumton, Donald L.

Patent Priority Assignee Title
6429103, Apr 13 2000 SHENZHEN XINGUODU TECHNOLOGY CO , LTD MOCVD-grown emode HIGFET buffer
6559480, Jan 13 1987 Denso Corporation Semiconductor device such as a hall-effect sensor or solar cell barrier layer for controlling current flow to substrate
6653706, May 08 2000 BOARD OF TRUSTEES OF THE LELAND STANFORD JUNIOR UNIVERSITY, THE Low temperature grown optical detector
7659137, Mar 26 2004 Canon Kabushiki Kaisha Structure capable of use for generation or detection of electromagnetic radiation, optical semiconductor device, and fabrication method of the structure
8153536, Nov 20 2007 Soitec Transfer of high temperature wafers
8455370, Nov 20 2007 Soitec Transfer of high temperature wafers
9711591, Dec 28 2011 Intel Corporation Methods of forming hetero-layers with reduced surface roughness and bulk defect density of non-native surfaces and the structures formed thereby
9721792, Sep 16 2013 Applied Materials, Inc Method of forming strain-relaxed buffer layers
Patent Priority Assignee Title
4267014, Feb 29 1980 The United States of America as represented by the Secretary of the Navy Semiconductor encapsulant for annealing ion-implanted GaAs
4494997, Jun 15 1983 Westinghouse Electric Corp. Ion implant mask and cap for gallium arsenide structures
4561916, Jul 01 1983 Agency of Industrial Science and Technology; Ministry of International Trade and Industry Method of growth of compound semiconductor
4642879, Nov 29 1982 Fujitsu Limited Method of making self-aligned FET using GaAs substrate and spatially controlled implanted channel region
4699688, Jul 14 1986 GTE Laboratories Incorporated Method of epitaxially growing gallium arsenide on silicon
4876219, Mar 04 1988 Fujitsu Limited Method of forming a heteroepitaxial semiconductor thin film using amorphous buffer layers
4900372, Nov 13 1987 Kopin Corporation III-V on Si heterostructure using a thermal strain layer
4910164, Jul 27 1988 Texas Instruments Incorporated Method of making planarized heterostructures using selective epitaxial growth
4914053, Sep 08 1987 Texas Instruments Incorporated; TEXAS INSTRUMENTS INCORPORATED, 13500 NORTH CENTRAL EXPRESSWAY, DALLAS, TEXAS 75265, A CORP OF DE Heteroepitaxial selective-area growth through insulator windows
5091333, Sep 12 1983 Massachusetts Institute of Technology Reducing dislocations in semiconductors utilizing repeated thermal cycling during multistage epitaxial growth
5183776, Sep 26 1986 Texas Instruments Incorporated Heteroepitaxy by growth of thermally strained homojunction superlattice buffer layers
5185288, Aug 26 1988 Agilent Technologies, Inc Epitaxial growth method
5238869, Jul 25 1988 Texas Instruments Incorporated Method of forming an epitaxial layer on a heterointerface
5246878, Mar 27 1992 STANFORD UNIVERSITY OTL, LLC Capping layer preventing deleterious effects of As--P exchange
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jun 07 1995Texas Instruments Incorporated(assignment on the face of the patent)
Date Maintenance Fee Events
Feb 02 2001M183: Payment of Maintenance Fee, 4th Year, Large Entity.
Dec 06 2004M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Dec 29 2008M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Aug 19 20004 years fee payment window open
Feb 19 20016 months grace period start (w surcharge)
Aug 19 2001patent expiry (for year 4)
Aug 19 20032 years to revive unintentionally abandoned end. (for year 4)
Aug 19 20048 years fee payment window open
Feb 19 20056 months grace period start (w surcharge)
Aug 19 2005patent expiry (for year 8)
Aug 19 20072 years to revive unintentionally abandoned end. (for year 8)
Aug 19 200812 years fee payment window open
Feb 19 20096 months grace period start (w surcharge)
Aug 19 2009patent expiry (for year 12)
Aug 19 20112 years to revive unintentionally abandoned end. (for year 12)