There is provided signal node for receiving a signal, a reference node having a reference voltage, an operational amplifier having an input terminal and an output terminal, a first capacitor, and a second capacitor equivalent in capacitance to the first capacitor connectable by a combination of switches responsive to a control signal for connecting the first capacitor between the signal node and the reference node and the second capacitor between the input terminal and the output terminal of the operational amplifier, and to an inverted signal of the control signal for connecting the second capacitor between the signal node and the reference node and the first capacitor between the input terminal and the output terminal of the operational amplifier, the control signal and the inverted signal thereof being complementary to each other so as to be alternately effective.

Patent
   5698999
Priority
Mar 31 1995
Filed
Mar 28 1996
Issued
Dec 16 1997
Expiry
Mar 28 2016
Assg.orig
Entity
Large
21
9
all paid
3. A sampling and holding device comprising:
a pair of capacitor means concurrently operable for alternatively sampling to hold a first voltage by storing therein a first quantity of charges and alternatively supplying a second voltage defined by a second quantity of charges stored therein;
an operational amplifier for amplifying the second voltage to output a third voltage representative of the first voltage; said operational amplifier comprising:
first and second input terminals for differentially inputting the first voltage; and
first and second output terminals for differentially outputting the third voltage,
switch means responsive to a first control signal for connecting:
a first capacitor means between a first signal node and a reference node, and
a second capacitor means between the first input terminal and the first output terminal, and the first output terminal,
a second control signal for connecting:
the second capacitor between the first signal node and the reference node, and
the first capacitor between the first input terminal and the first output terminal;
the first and second control signals being complementary with respect to each other so as to be alternatively effective.
1. A sampling and holding device comprising:
a first signal node for receiving a first signal;
a reference node having a reference voltage;
an operational amplifier having a first input terminal and a first output terminal;
a first capacitor;
a second capacitor equivalent in capacitance to the first capacitor; and
switch means responsive:
to a first control signal for connecting:
the first capacitor between the first signal node and the reference node, and
the second capacitor between the first input terminal and the first output terminal of the operational amplifier; and
to a second control signal for connecting:
the second capacitor between the first signal node and the reference node, and
the first capacitor between the first input terminal and the first output terminal of the operational amplifier;
the first and second control signals being complementary with respect to each other so as to be alternately effective; and wherein said sampling and holding device further comprises:
a second signal node for receiving a second signal;
the operational amplifier having a second input terminal with an opposite polarity to the first input terminal and a second output terminal with an opposite polarity to the first output terminal;
a third and a fourth capacitor each equivalent in capacitance to the first capacitor; and
the switch means also being responsive:
to the first control signal for connecting:
the third capacitor between the second signal node and the reference node, and
the fourth capacitor between the second input terminal and the second output terminal of the operational amplifier; and
to the second control signal for connecting:
the fourth capacitor between the second signal node and the reference node, and
the third capacitor between the second input terminal and the second output terminal of the operational amplifier.
2. A sampling and holding device according to claim 1, further comprising:
a pair of weighting nodes for receiving a weighting differential signal;
fifth, sixth, seventh and eighth capacitors each equivalent in capacitance to the first capacitor; and
the switch means also being responsive:
to the first control signal for connecting:
the fifth capacitor between the first signal node and the reference node,
the sixth capacitor between the second signal node and the reference node,
the seventh capacitor between the first input terminal of the operational amplifier and one of the weighting nodes, and
the eighth capacitor between the second input terminal of the operational amplifier and the other of the weighting nodes; and
to the second control signal for connecting:
the seventh capacitor between the first signal node and the reference node,
the eighth capacitor between the second signal node and the reference node,
the fifth capacitor between the first input terminal of the operational amplifier and said one of the weighting nodes, and
the sixth capacitor between the second input terminal of the operational amplifier and said other of the weighting nodes.
4. A sampling and holding device according to claim 3, wherein the first quantity of charges is equivalent to the second quantity of charges.
5. A sampling and holding device according to claim 3, wherein the second voltage is corrected from the first voltage, by controlling the second quantity of charges.

1. Field of the Invention

The present invention generally relates to a sampling and holding (hereafter sometimes "SH") device, and particularly, to a pipelinable SH device in which a pair of capacitors are adapted for SH actions.

2. Description of the Related Art

There has been employed a dual-ciruit type pipelinable SH device in which a pair of SH circuits are adapted for alternatively performing a sampling action and a holding action, to provide higher operation speed than an SH unit composed of a capacitor and a single operational amplifier of which an output inherently contains an offset component relative to an input.

FIG. 1 is one circuit diagram of a conventional SH device.

The conventional SH device comprises a pair of offset cancelling SH circuits 40 and 41, input switch 31 responsive to a pair of control signals φ1 and φ2 for switching to connect a pair of differential voltage signal input terminals Vin+ and Vin- alternatively to the SH circuits 40 and 41, and output switch 32 responsive to the control signals φ2 and φ1 for switching to alternatively connect the SH circuits 40 and 41 to a pair of differential voltage signal output terminals Vout- and Vout+.

One SH circuit 40 comprises differentially acting operational amplifier 21, a pair of equi-capacitance capacitors 1 and 2 and a pair of feedback circuits 21a and 21b.

Each feedback circuit 21a or 21b connects a polarity-defined output terminal (-) or (+) of the operational amplifier 21 alternatively to a primary side 1a or 2a of a corresponding one of the capacitors 1 and 2 that is connected to a corresponding input terminal 40a or 40b of the SH circuit 40, and a secondary side 1b or 2b of the corresponding capacitor that is connected to an opposite polarity input terminal (+) or (-) of the amplifier 21, respectively, depending on levels of the paired control signals φ1 and φ2.

The other SH circuit 40 also comprises operational amplifier 22, a pair of equi-capacitance capacitors 3 and 4 and a pair of feedback circuits 22a and 22b.

Each feedback circuit 22a or 22b connects a polarity-defined output terminal (-) or (+) of the operational amplifier 22 alternatively to a primary side 3a or 4a of a corresponding one of the capacitors 3 and 4 that is connected to a corresponding input terminal 41a or 41b of the SH circuit 41, and a secondary side 3b or 4b of the corresponding capacitor that is connected to an opposite polarity input terminal (+) or (-) of the amplifier 22, respectively, depending on levels of the paired control signals φ1 and φ2.

Each switch element closes or selects a closed position, when a control signal designated by an accompanying reference character becomes high.

FIG. 2 shows time charts of the control signals φ1 and φ2 and SH actions of the circuits 40 and 41.

The control signals φ1 and φ2 are inverted signals relative to each other so that when either has a high level, the other has a low level, or vice versa.

With the control signal φ1 at a high level, the SH circuit 40 is put in a sampling state, in which the operational amplifier 21 has its (-) and (+) outputs fully fed back to its (+) and (-) input terminals, respectively, and the Vin+ and Vin- terminals are connected via the input switch 31 to the input terminals 40a and 40b of the SH circuit 40, respectively, so that the capacitor 1 is charged to a potential difference between the Vin+ terminal and the secondary side 1b of the capacitor 1 that is connected to the (+) input terminal of the amplifier 21, and the capacitor 2 is charged to a potential difference between the Vin- terminal and the secondary side 2b of the capacitor 2 that is connected to the (-) input terminal of the amplifier 21.

Accordingly, voltage developed across the capacitor 1 and that developed across the capacitor 2 cooperatively define a differential voltage therebetween representing a voltage difference between the Vin+ and Vin- terminals, i.e. current input signal voltage Vi, minus a voltage difference between the (+) and (-) input terminals of the amplifier 21, i.e. an offset voltage (hereafter sometimes "Voff"), as an open gain (hereafter sometimes "μ") of each amplifier is assumed to be ideal (μ≈∞). As a result, the input signal Vi is sampled, like SAMPLE1 of FIG. 2, with the offset voltage Voff.

Letting Vos- and Vos+ be potentials at the (-) and (+) output terminals of the amplifier 21 in the sampling state, respectively, and Q1 and Q2 be quantities of charges stored in the capacitors 1 and 2, respectively, it follows that:

Q1=C(Vos- -Vin+),

Q2=C(Vos+ -Vin-), and

Vos=Vos- -Vos+ =Voff (∵Vo/μ≈0),

where C is capacitance of the capacitors 1 to 4, and Vos is differential output in the sampling state of the amplifier 21.

On the other hand, the SH circuit 41 is put in a holding state, in which the operational amplifier 22 has its (-) and (+) outputs fed back to the primary side 3a of the capacitor 3 and the primary side 4a of the capacitor 4, respectively, so that the capacitor 3 is connected between the (-) output terminal and the (+) input terminal of the amplifier 22 and the capacitor 4 is connected between the (+) output terminal and the (-) input terminal of the amplifier 22.

To the contrary, when the control signal φ2 is at a high level, the SH circuit 40 is put in a holding state HOLD1 in which the operational amplifier 21 has its (-) and (+) outputs fed back to the primary side 1a of the capacitor 1 and the primary side 2a of the capacitor 2, respectively, so that the capacitor 1 in which a charge quantity Q1 is kept unchanged between before and after the switching is connected between the (-) output terminal and the (+) input terminal of the amplifier 21 and the capacitor 2 in which a charge quantity Q2 also is kept unchanged is connected between the (+) output terminal and the (-) input terminal of the amplifier 21.

Therefore, letting Vih+ and Vih- be potentials at the (+) and (-) input terminals of the amplifier 21 in the holding state, respectively, and Voh- and Voh+ be potentials at the (-) and (+) output terminals of the amplifier 21 in the holding state, respectively, it follows that:

Q1=C(Vos- -Vin+)=C(Vih+ -Voh-),

Q2=C(Vos+ -Vin-)=C(Vih- -Voh+), and

Vih+ -Vih- =Voff ∵(Voh- -Voh+)/μ≈0.

∴Voh=Voh- -Voh+ =Vin+ -Vin- =Vi,

where Voh is differential output in the holding state of the amplifier 21.

Accordingly, the sampled differential voltage Vi at the SAMPLE1 is held so as to be output as Vo (=Voh =Vi) in the HOLD1, where the offset voltage Voff is cancelled.

Such cancelling is permitted as the SH circuit 40 is alternatively (not concurrently) operative for sampling and holding actions.

On the other hand, the SH circuit 41 is now put in a sampling state SAMPLE 2 in which the capacitors 1 and 2 cooperate with each other for sampling to hold therebetween differential voltage equivalent to current input signal voltage Vi.

Similarly, SH actions (SAMPLE1, HOLD2, SAMPLE3, HOLD3, SAMPLE5, . . . ) of the circuit 40 and those (SAMPLE 2, HOLD2, SAMPLE4, HOLD4, . . . ) of the circuit 41 are concurrently performed in complementary manner, like "HOLD1, SAMPLE2", "SAMPLE3, HOLD2", "HOLD3, SAMPLE4" and "SAMPLE5, HOLD4", achieving two-fold speed in comparison with a single SH unit.

However, the conventional SH device, which includes a pair of offset cancelling SH circuits, has a complicated arrangement, as a result of which an IC including such a device tends to occupy relatively large chip area and have increased power consumption.

For the conventional SH device, offset cancel function is unavoidable, since respective SH circuits have their offset values. Unless such a function is provided, an output signal will have an offset component varying each time when SH circuits are switched over, as if noises were superimposed on the signal.

Moreover, in the conventional device, a pair of operational amplifiers have their dynamic characteristics, such as gain and frequency characteristics, which may well be mismatched, causing distortion.

The present invention has been achieved with such points in mind.

It therefore is an object of the present invention to provide an SH device of a parallel-capacitor type with low power consumption and improved cost effect, permitting competent operation speed compared to a conventional device.

To achieve this object, one aspect of the present invention provides a sampling and holding device comprising a first signal node for receiving a first signal, a reference node having a reference voltage, an operational amplifier having a first input terminal and a first output terminal, a first capacitor, a second capacitor equivalent in capacitance to the first capacitor, and switch means responsive to a first control signal for connecting the first capacitor between the first signal node and the reference node and the second capacitor between the first input terminal and the first output terminal of the operational amplifier, and to a second control signal for connecting the second capacitor between the first signal node and the reference node and the first capacitor between the first input terminal and the first output terminal of the operational amplifier, the first and second control signals being complementary to each other so as to be alternately effective.

According to this aspect of the invention, on the one hand, when the first control signal is effective, a first capacitor is connected between a signal node and a reference node so that current voltage of an input signal is sampled to be held in the first capacitor, and when the second control signal is effective, the first capacitor is connected between an input terminal and an output terminal of an operational amplifier so that the held signal in the first capacitor is output through the amplifier; and on the other hand, when the second control signal is effective, a second capacitor is connected between the signal node and the reference node so that a subsequent voltage of the input signal is sampled to be held in the second capacitor, and when the first control signal is again effective, the second capacitor is connected between the input and output terminals of the amplifier so that the held signal in the second capacitor is output through the amplifier.

Since the first and second control signals are alternately effective, a sampling action and a holding action are concurrently performed in a single SH unit, thus achieving low power consumption and improved cost effect, permitting operation speed to be comparable to a conventional device.

According to another aspect of the invention, the sampling and holding device further comprises a second signal node for receiving a second signal, the operational amplifier having a second input terminal with an opposite polarity to the first input terminal and a second output terminal with an opposite polarity to the first output terminal, a third and a fourth capacitor each equivalent in capacitance to the first capacitor, and the switch means being responsive to the first control signal for connecting the third capacitor between the second signal node and the reference node and the fourth capacitor between the second input terminal and the second output terminal of the operation amplifier, and to the second control signal for connecting the fourth capacitor between the second signal node and the reference node and the third capacitor between the second input terminal and the second output terminal of the operational amplifier.

According to this aspect of the invention, a differential input signal is sampled and held to be output as a differential output signal.

According to a preferred embodiment of this aspect of the invention, the sampling and holding device further comprises a pair of weighting nodes for receiving a weighting differential signal, a fifth, a sixth, a seventh and an eighth capacitor each equivalent in capacitance to the first capacitor, and the switch means being responsive to the first control signal for connecting the fifth capacitor between the first signal node and the reference node, the sixth capacitor between the second signal node and the reference node, the seventh capacitor between the first input terminal of the operation amplifier and one of the weighting nodes, and the eighth capacitor between the second input terminal of the operation amplifier and the other of the weighting nodes, and to the second control signal for connecting the seventh capacitor between the first signal node and the reference node, the eighth capacitor between the second signal node and the reference node, the fifth capacitor between the first input terminal of the operational amplifier and said one of the weighting nodes, and the sixth capacitor between the second input terminal of the operational amplifier and said other of the weighting nodes.

According to this embodiment of the invention, a sampled differential signal is held to be output, in a weighting manner.

Further, to achieve the aforesaid object, of the invention another aspect of the invention provides a sampling and holding device comprising a pair of capacitor means concurrently operable for alternatively sampling to hold a first voltage by storing therein a first quantity of charges and alternatively supplying a second voltage defined by a second quantity of charges stored therein, and an operational amplifier for amplifying the second voltage to output a third voltage representative of the first voltage.

The objects, features and advantages of the present invention will become more apparent from consideration of the following detailed description, in conjunction with the accompanying drawings, in which:

FIG. 1 is a circuit diagram of a conventional parallel-pipelined SH device;

FIG. 2 shows time charts of control signals and SH actions in the device of FIG. 1;

FIG. 3 is a circuit diagram of an SH device according to an embodiment of the invention;

FIG. 4 shows time charts of control signals and SH actions in the device of FIG. 3;

FIG. 5 is a circuit diagram of an SH device according to another embodiment of the invention;

FIG. 6 shows time charts of control signals and SH actions in the device of FIG. 5; and

FIG. 7 is a circuit diagram of an SH device according to another embodiment of the invention.

There will be detailed below preferred embodiments of the present invention, with reference to FIGS. 3 to 6. Like members are designated by like reference characters.

FIG. 3 is a circuit diagram of an SH device according to an embodiment of the invention.

The SH device comprises: a pair of input terminals Vin+ and Vin- for inputting a differential signal voltage Vi; capacitor circuitry CC1 for sampling to hold the input signal voltage Vi, the circuitry CC1 being composed of four of equi-capacitance capacitors 1 to 4 and a total of four pairs of switch elements S11/S12, S21/S22, S31/S32 and S41/S42 operable for connection control of the capacitors 1 to 4; an operational amplifier 20 with (+) and (-) input terminals for receiving a differential input Di from the capacitor circuitry CC1 and (-) and (+) output terminals for providing an amplified differential output Do (μ≈1,000∼∞), the (-) and (+) output terminals being connected via feedback circuits 20a and 20b to the capacitor circuitry CC1, respectively; and a pair of output terminals Vout- and Vout+ connected to the (-) and (+) output terminals of the amplifier 20 to output the differential output Do, as a differential output signal voltage Vo. Designated at Vb is a reference voltage terminal.

In the capacitor circuitry CC1, the switch elements S11/S12, S21/S22, S31/S32 and S41/S42 are concurrently operated by a combination of a control signal φ1 responsible for a sampling period and a control signal φ2 as an inverted signal of the control signal φ1, such that the capacitors 1 and 2 and the capacitors 3 and 4 are alternatively paired to be serially connected for differentially sampling to hold the input signal voltage Vi, and are alternatively connected between the feedback circuits 20a and 20b and the (+) and (-) input terminals of the amplifier 20, respectively, so that the differentially sampled voltage Vi is applied as the input voltage Di to and between these (+) and (-) terminals, thus outputting the amplified voltage Do as the signal voltage Vo.

FIG. 4 shows time charts of the control signals φ1 and φ2 and SH actions in the device of FIG. 3.

When the control signal φ1 is at a high level, the switch elements S11/S12 and S21/S22 close at their left positions in FIG. 3, connecting the capacitor 1 between the terminals Vin+ and Vb and the capacitor 2 between the terminals Vb and Vin-, so that a current input signal voltage Vi is sampled to be differentially held by the capacitors 1 and 2.

On the other hand, with the control signal φ1 at the high level, the switch elements S31/S32 and S41/S42 close at their left positions in FIG. 3, connecting the capacitor 3 Between the feedback circuit 20a and the (+) input terminal of the amplifier 20 and the capacitor 4 between the (-) input terminal of the amplifier 20 and the feedback circuit 20b, so that a differential voltage representable by charges having been stored until then in the capacitors 3 and 4 is still held therebetween and hence applied as the input voltage Di to the amplifier 20, thus differentially outputting the signal voltage Vo.

To the contrary, when the control signal φ2 is at a high level, the switch elements S31/S32 and S41/S42 close at their right positions in FIG. 3, connecting the capacitor 3 between the terminals Vin+ and Vb and the capacitor 4 between the terminals Vb and Vin-, so that a current input signal voltage Vi is sampled to be differentially held by the capacitors 3 and 4.

On the other hand, with the control signal φ2 at the high level, the switch elements S11/S12 and S21/S22 close at their right positions in FIG. 3, connecting the capacitor 1 between the feedback circuit 20a and the (+) input terminal of the amplifier 20 and the capacitor 2 between the (-) input terminal of the amplifier 20 and the feedback circuit 20b, so that the differentially sampled voltage Vi is applied as the input voltage Di to the amplifier 20, thus differentially outputting the signal voltage Vo.

Like this, SH actions of the capacitor pair 1-2 and those of the capacitor pair 3-4 are concurrently performed in a complementary manner, permitting the amplifier 20 to be always put in a holding state, achieving a two-fold speed increase in comparison with a conventional single SH unit, whose speed is comparable with the conventional case.

Moreover, the SH device of FIG. 3 simply employs a single operational amplifier operable at a speed comparable to a conventional SH circuit pair, but requires a mere half chip area for IC installation and a mere half power consumption, when compared with a conventional SH device.

FIG. 5 is a circuit diagram of an SH device according to another embodiment of the invention.

The SH device comprises: a pair of input terminals Vin+ and Vin- for inputting a differential signal voltage Vi; capacitor circuitry CC2 for sampling to hold the input signal voltage Vi, the circuitry CC2 being composed of a total of four pairs of equi-capacitance capacitors 5/8, 6/7, 9/12 and 10/11 for differentially sampling and holding the signal voltage Vi, a total of four triple of switch elements S5-S8/S12, S21/S6-S7, S9-S120/S32 and S41/S10-S11 operable for connection control of the capacitors 5 to 12 to effect weightable SH actions, and a pair of switch elements S301/S302 for of weighting control to the holding of the sampled voltage Vi; an operational amplifier 20 with (+) and (-) input terminals for receiving a differential input Di from the capacitor circuitry CC2 and (-) and (+) output terminals for providing an amplified differential output Do, the (-) and (+) output terminals being connected via feedback circuits 20a and 20b to the capacitor circuitry CC2, respectively; and a pair of output terminals Vout- and Vout+ connected to the (-) and (+) output terminals of the amplifier 20 to output the differential output Do, as a differential output signal voltage Vo.

In FIG. 5, designated at Vb is a basic reference voltage terminal, Vrt ahd Vrb are paired terminals for supplying a pair of reference voltages (i.e. a differential weighting signal: Vw=Vrt-Vrb) controlled for the weighting, and 30 is a switching circuit in which the switch element S301 as well as the switch element S302 is operated in accordance with a combination of control signals φ1 and φ2 so as to have one of three positions: a switch position for connection to the terminal Vrt, a switch position for short-circuit connection and a switch position for connection to the terminal Vrb.

In the capacitor circuitry CC2, the switch elements S5-S8/S12, S21/S6-S7, S9-S120/S32, S41/S10-S11 and S301/S302 are concurrently operated by the pair of control signals φ1 and φ2, such that the capacitor pairs 5/8 (parallel to each other) and 6/7 (parallel to each other) and the capacitor pairs 9/12 (parallel to each other) and 10/11 (parallel to each other) are alternatively paired to be serially connected for differentially sampling to hold the input signal voltage Vi, and inner ones 8, 7 of the pairs of capacitors 5/8 and 6/7 and inner ones 9, 10 of the pairs of capacitors 9/12 and 10/11 are alternatively connected between the feedback circuits 20a and 20b and the (+) and (-) input terminals of the amplifier 20, respectively, and outer ones 5, 6 of the pairs of capacitors 5/8 and 6/7 and outer ones 12, 11 of the pairs of capacitors 9/12 and 10/11 are alternatively connected between the switching circuit 30 and the (+) and (-) input terminals of the amplifier 20, respectively, so that a parallel-superimposed voltage between the differentially sampled voltage Vi and a weight-controlled voltage thereof is applied as the input voltage Di to and between the (+) and (-) terminals of the amplifier 20, thus outputting the amplified voltage Do as the signal voltage Vo.

FIG. 6 shows time charts of control signals and SH actions in the device of FIG. 5.

When the control signal φ1 is at a high level, the switch elements S5-S8/S12 and S21/S6-S7 close as shown in FIG. 5, connecting the pair of parallel capacitors 5 and 8 between the terminals Vin+ and Vb and the pair of parallel capacitors 6 and 7 between the terminals Vb and Vin-, so that current input signal voltage Vi is sampled to be differentially held by the capacitor pairs 5/8 and 6/7.

On the other hand, with the control signal φ1 at the high level, the switch elements S9-S120/S32 and S41/S10-S11 close as shown in FIG. 5, connecting the capacitor 9 between the feedback circuit 20a and the (+) input terminal of the amplifier 20 and the capacitor 12 between the switch element S301 of the switching circuit 30 and the (+) input terminal of the amplifier 20 and further the capacitor 10 between the (-) input terminal of the amplifier 20 and the feedback circuit 20b and the capacitor 11 between the (-) input terminal of the amplifier 20 and the switch element S302 of the switching circuit 30, so that a differential voltage representable by charges reassigned to be stored in the capacitor pairs 9/12 and 10/11 is applied as the input voltage Di to the amplifier 20, thus differentially outputting the signal voltage Vo.

Accordingly, there is held to be output the sampled signal voltage Vi, as it is level-controlled by a combination of actions of the switch elements S301 and S302 (connected to the terminals Vrt and Vrb in FIG. 5) and the weighting reference voltages, as necessary, partly because of the signal voltage Vi that is an analog signal which may be susceptive to variations such as those resulting from variations in ambient temperature and partly because of the signal voltage Vo which also is an analog signal that may need to meet a variety of requirements.

To the contrary, when the control signal φ2 is at a high level, the switch elements S9-S120/S32 and S41/S10-S11 close at their opposite positions to FIG. 5, connecting the pair of parallel capacitors 9 and 12 between the terminals Vin+ and Vb and the pair of parallel capacitors 10 and 11 between the terminals Vb and Vin-, so that current input signal voltage Vi is sampled to be differentially held by the capacitor pairs 9/12 and 10/11.

On the other hand, with the control signal φ2 at the high level, the switch elements S5-S8/S12 and S21/S6-S7 close at their opposite positions to FIG. 5, connecting the capacitor 8 between the feedback circuit 20a and the (+) input terminal of the amplifier 20 and the capacitor 5 between the switch element S301 of the switching circuit 30 and the (+) input terminal of the amplifier 20 and further the capacitor 7 between the (-) input terminal of the amplifier 20 and the feedback circuit 20b and the capacitor 6 between the (-) input terminal of the amplifier 20 and the switch element S302 of the switching circuit 30, so that a differential voltage representable by charges reassigned to be stored in the capacitor pairs 5/8 and 6/7 is applied as the input voltage Di to the amplifier 20, thus differentially outputting the signal voltage Vo.

As a result of the above, SH actions of the capacitor pairs 5/8 and 6/7 and those of the capacitor pairs 9/12 and 10/11 are concurrently performed in a complementary manner, permitting the amplifier 20 to be always put in a holding state, achieving a two-fold speed increase in comparison with a conventional single SH unit, whose speed is comparable to a conventional SH circuit pair.

It will be easy for the artisan to analyse various potential relationships between the voltages Vi, Vo, Vrt and Vrb, as the capacitor circuitry CC2 comprises well-known elements.

For example, when the switches S301,S302 close as shown in FIG. 5, it follows that: ##EQU1##

Moreover, when the switches S301, S302 close to the short-circuit positions, Vo=2(Vin+ -Vin-)=2Vi.

Further, when the switches S301, S302 close at their right positions in FIG. 5, it follows that: ##EQU2##

The switching circuit 30 may be modified to implement a desired conversion between the signals Vi and Vo.

The present invention may be embodied for sampling and holding an input signal appearing simply at a single input terminal.

FIG. 7 is a circuit diagram of an SH device according to another embodiment of the invention.

The SH device of FIG. 7 comprises: a signal node Vin for receiving a signal voltage; a reference node Vb having a reference voltage Vb; an operational amplifier having a (-) input terminal, a (+) input terminal connected to the reference bode Vb and an output terminal; a capacitor 13; another capacitor 14 equivalent in capacitance to the capacitor 13; and two pairs of switches responsive to control signal φ1 for connecting the capacitor 13 between the signal node Vin and the reference node Vb and the capacitor 14 between the (-) input terminal and the output terminal of the operational amplifier, and to an inverted signal φ2 of the control signal φ1 for connecting the capacitor 14 between the signal node Vin and the reference node Vb and the capacitor 13 between the (-) input terminal and the output terminal of the operational amplifier, while the control signals φ1 and φ2 are alternately effective.

The SH devices of FIGS. 7, 3 and 5 can be systematically described.

For example, the SH device of FIG. 7 comprises a first signal node (Vin) for receiving a first signal, a reference node (Vb) having a reference voltage, an operational amplifier having a first input terminal (-) and a first output terminal, a first capacitor (13), a second capacitor (14) equivalent in capacitance to the first capacitor (13), and switch means responsive to a first control signal (φ1) for connecting the first capacitor (13) between the first signal node (Vin) and the reference node (Vb) and the second capacitor (14) between the first input terminal (-) and the first output terminal of the operational amplifier, and to a second control signal (φ2) for connecting the second capacitor (14) between the first signal node (Vin) and the reference node (Vb) and the first capacitor (13) between the first input terminal (-) and the first output terminal of the operational amplifier, the first and second control signals (φ1, φ2) being alternately effective.

The SH device of FIG. 3 further (i.e., in addition to the elements of FIG. 7) comprises a second signal node (Vin+) for receiving a second signal, the operational amplifier (20) having a second input terminal (+) with an opposite polarity to the first input terminal (-) and a second output terminal (-) with an opposite polarity to the first output terminal (+), a third (1) and a fourth capacitor (3) each equivalent in capacitance to the first capacitor (2), and the switch means (S11, S12, S21, S22, S31, S32, S41, S42) being responsive to the first control signal (φ1) for connecting the third capacitor (1) between the second signal node (Vin+) and the reference node (Vb) and the fourth capacitor (3) between the second input terminal (+) and the second output terminal (-) of the operation amplifier (20), and to the second control signal (φ2) for connecting the fourth capacitor (3) between the second signal node (Vin+) and the reference node (Vb) and the third capacitor (1) between the second input terminal (+) and the second output terminal (-) of the operational amplifier (20).

The SH device of FIG. 5 further (i.e., in addition to the elements of FIGS. 7 and 3) comprises a pair of weighting nodes (Vrt, Vrb) for receiving a weighting differential signal (Vw), a fifth (6), a sixth (5), a seventh (11) and an eighth capacitor (12) each equivalent in capacitance to the first capacitor, and the switch means (S5, S6, S7, S8, S9, S10, S11, S12, S12, S21, S32, S41, S301, S302) being responsive to the first control signal (φ1) for connecting the fifth capacitor (6) between the first signal node (Vin-) and the reference node (Vb), the sixth capacitor (5) between the second signal node (Vin+) and the reference node (Vb), the seventh capacitor (11) between the first input terminal (-) of the operational amplifier (20) and one (Vrb) of the weighting nodes (Vrt, Vrb), and the eighth capacitor (12) between the second input terminal (+) of the operational amplifier (20) and the other (Vrt) of the weighting nodes (Vrt, Vrb), and to the second control signal (φ2) for connecting the seventh capacitor (11) between the first signal node (Vin-) and the reference node (Vb), the eighth capacitor (12) between the second signal node (Vin+) and the reference node (Vb), the fifth capacitor (6) between the first input terminal (-) of the operational amplifier (20) and said one (Vrb) of the weighting nodes, and the sixth capacitor (5) between the second input terminal (+) of the operational amplifier (20) and said other (Vrt) of the weighting nodes.

In each embodiment of the invention, an output voltage contains an offset value as a DC component so that a signal voltage is obtainable as an AC component.

While the present invention has been described with reference to the particular illustrative embodiments, it is not to be restricted by those embodiments but only by the appended claims. It is to be appreciated that those skilled in the art can change or modify the embodiments without departing from the scope and spirit of the present invention.

Yasuda, Susumu, Etoh, Toshiyuki

Patent Priority Assignee Title
6031399, Feb 13 1998 National Semiconductor Corporation Selectively configurable analog signal sampler
6313668, Mar 28 2000 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Passive sample and hold in an active switched capacitor circuit
6344767, Jan 28 2000 The Hong Kong University of Science and Technology Switched-opamp technique for low-voltage switched capacitor circuits
6486711, Jul 15 1998 Texas Instruments Incorporated Capacitor-based exponential programmable gain amplifier
6720799, Jan 11 2001 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Replica network for linearizing switched capacitor circuits
6838787, Jan 16 2002 OmniVision Technologies, Inc Variable bandwidth correlated doubling sampling circuits for image sensors
6850098, Jul 27 2001 Nanyang Technological University Method for nulling charge injection in switched networks
6861879, Jan 11 2001 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Switched capacitor circuits
7023245, Sep 28 1999 CLUSTER, LLC; Optis Wireless Technology, LLC Versatile charge sampling circuits
7049860, Jan 11 2001 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Method and circuit for controlling a resistance of a field effect transistor configured to conduct a signal with a varying voltage
7053673, Sep 28 1999 CLUSTER, LLC; Optis Wireless Technology, LLC Versatile charge sampling circuits
7113116, Jan 26 2005 Analog Devices, Inc. Sample and hold apparatus
7315200, Mar 31 2004 Silicon Laboratories Inc Gain control for delta sigma analog-to-digital converter
7423458, Mar 08 2006 Analog Devices, Inc Multiple sampling sample and hold architectures
7683677, Aug 06 2007 MEDIATEK INC. Sample-and-hold amplification circuits
8035421, Sep 28 1999 CLUSTER, LLC; Optis Wireless Technology, LLC Versatile charge sampling circuits
8054105, Dec 16 2009 Himax Technologies Limited Sample hold circuit and method for sampling and holding signal
8823564, Mar 07 2012 Asahi Kasei Microdevices Corporation Sampling circuit, A/D converter, D/A converter, and codec
8917196, Jan 24 2012 Asahi Kasei Microdevices Corporation Sampling circuit, A/D converter, D/A converter, and CODEC
9356565, Mar 15 2013 OMNI DESIGN TECHNOLOGIES INC Buffer amplifier circuit
9583213, Nov 30 2011 EGALAX_EMPIA TECHNOLOGY INC. Positive/negative sampling and holding circuit
Patent Priority Assignee Title
4353044, Jan 21 1980 Siemens Aktiengesellschaft Switched-capacitor filter circuit having at least one simulated inductor and having a resonance frequency which is one-sixth of the sampling frequency
4988900, Dec 28 1988 SGS-THOMSON MICROELECTRONICS S A Analog signal waveform generator
5144160, Oct 19 1990 ALI CORPORATION Fully differential sample and hold adder circuit
5359294, Oct 05 1993 Motorola, Inc. Charge-balanced switched-capacitor circuit and amplifier circuit using same
5381053, Sep 29 1992 NEC Corporation Voltage comparator circuit capable of avoiding erroneous operation
5391999, Dec 02 1993 SHENZHEN XINGUODU TECHNOLOGY CO , LTD Glitchless switched-capacitor biquad low pass filter
5523719, Feb 15 1994 WASHINGTON SUB, INC ; ALPHA INDUSTRIES, INC ; Skyworks Solutions, Inc Component insensitive, analog bandpass filter
5565812, Mar 23 1995 Texas Instruments Incorporated Increased sensitivity signal shaper circuit to recover a data stream coming from a digitally modulated channel
DE207794,
//////////////////////////////////////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Mar 22 1996ETOH, TOSHIYUKINEC CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0079260105 pdf
Mar 22 1996YASUDA, SUSUMUNEC CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0079260105 pdf
Mar 28 1996NEC Corporation(assignment on the face of the patent)
Nov 01 2002NEC CorporationNEC Electronics CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0137980626 pdf
Apr 01 2010NEC Electronics CorporationRenesas Electronics CorporationCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0251720963 pdf
Jun 04 2020PARTHENON UNIFIED MEMORY ARCHITECTURE LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020R2 SOLUTIONS LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020SAINT LAWRENCE COMMUNICATIONS LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020STINGRAY IP SOLUTIONS LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020SUPER INTERCONNECT TECHNOLOGIES LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020TELECONFERENCE SYSTEMS LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020Unification Technologies LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020Acacia Research Group LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTCORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNOR NAME PREVIOUSLY RECORDED ON REEL 052853 FRAME 0153 ASSIGNOR S HEREBY CONFIRMS THE PATENT SECURITY AGREEMENT 0567750066 pdf
Jun 04 2020NEXUS DISPLAY TECHNOLOGIES LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020Monarch Networking Solutions LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020MOBILE ENHANCEMENT SOLUTIONS LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020Acacia Research Group LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020AMERICAN VEHICULAR SCIENCES LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020Bonutti Skeletal Innovations LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020CELLULAR COMMUNICATIONS EQUIPMENT LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020INNOVATIVE DISPLAY TECHNOLOGIES LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020LIFEPORT SCIENCES LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020LIMESTONE MEMORY SYSTEMS LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 04 2020MERTON ACQUISITION HOLDCO LLCSTARBOARD VALUE INTERMEDIATE FUND LP, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0528530153 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPPARTHENON UNIFIED MEMORY ARCHITECTURE LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPR2 SOLUTIONS LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPSAINT LAWRENCE COMMUNICATIONS LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPSTINGRAY IP SOLUTIONS LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPSUPER INTERCONNECT TECHNOLOGIES LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPTELECONFERENCE SYSTEMS LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPUnification Technologies LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPNEXUS DISPLAY TECHNOLOGIES LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPMonarch Networking Solutions LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPAcacia Research Group LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPAMERICAN VEHICULAR SCIENCES LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPBonutti Skeletal Innovations LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPCELLULAR COMMUNICATIONS EQUIPMENT LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPINNOVATIVE DISPLAY TECHNOLOGIES LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPLIFEPORT SCIENCES LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPLIMESTONE MEMORY SYSTEMS LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPMOBILE ENHANCEMENT SOLUTIONS LLCRELEASE OF SECURITY INTEREST IN PATENTS0536540254 pdf
Jun 30 2020STARBOARD VALUE INTERMEDIATE FUND LPAcacia Research Group LLCCORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE NAME PREVIOUSLY RECORDED AT REEL: 053654 FRAME: 0254 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT 0574540045 pdf
Date Maintenance Fee Events
Jan 11 1999ASPN: Payor Number Assigned.
May 24 2001M183: Payment of Maintenance Fee, 4th Year, Large Entity.
May 17 2005M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
May 20 2009M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Dec 16 20004 years fee payment window open
Jun 16 20016 months grace period start (w surcharge)
Dec 16 2001patent expiry (for year 4)
Dec 16 20032 years to revive unintentionally abandoned end. (for year 4)
Dec 16 20048 years fee payment window open
Jun 16 20056 months grace period start (w surcharge)
Dec 16 2005patent expiry (for year 8)
Dec 16 20072 years to revive unintentionally abandoned end. (for year 8)
Dec 16 200812 years fee payment window open
Jun 16 20096 months grace period start (w surcharge)
Dec 16 2009patent expiry (for year 12)
Dec 16 20112 years to revive unintentionally abandoned end. (for year 12)