A flip-chip structure and method connects a semiconductor chip (11) having conductive bumps (16) to a substrate (12) having vias (19) extending from a first side (21) to a second side (18) of the substrate (12). A filler material (22) is deposited into the vias (19), and the conductive bumps (16) are inserted into the vias (19) for connecting the semiconductor chip (11) to a conductive element (17) covering the vias (19) on the second side (18) of the substrate (12).
|
1. An electronic component comprising: an electrically insulating substrate having a via extending from a first side of the electrically insulating substrate to a second side of the electrically insulating substrate; a conductive element covering a portion of the second side of the electrically insulating substrate and covering at least part of the via over the second side of the electrically insulating substrate wherein the conductive element is comprised of copper and wherein the conductive element non-planar with the second side of the electrically insulating substrate; another substrate containing a conductive bump located in the via and electrically coupled to the conductive element; and a filler material in the via wherein the electronic component is devoid of a leadframe.
10. A flip-chip structure comprising: an insulating substrate having a via extending from a first side of the insulating substrate to a second side of the insulating substrate; a conductive element covering a portion of the second side of the insulating substrate and covering at least part of the via on the second side of the insulating substrate wherein the conductive element is comprised of copper and wherein the conductive element is non-planar with the second side of the insulating substrate; a first surface of a semiconductor chip facing the first side of the insulating substrate; a semiconductor device adjacent to the first surface of the semiconductor chip; a wire bond bump on the first surface of the semiconductor chip electrically coupling the semiconductor device through the via on the first side of the insulating substrate to the conductive element; and a conductive epoxy in the via wherein the flip-chip structure is devoid of a leadframe.
2. The electronic component of
3. The electronic component of
5. The electronic component of
6. The electronic component of
7. The electronic component of
8. The electronic component of
12. The flip-chip structure of
13. The electronic component of
|
This invention relates, in general, to semiconductor device assembly, and more particularly, to a structure and method of connecting substrates.
Flip-chip technology eliminates slower, larger, less reliable, and more expensive wire bonded semiconductor packaging. During flip-chip thermal compression, eutectic bonding, or reflow for connecting a chip to a substrate, a chip is mechanically held such that conductive bumps on the chip are aligned with appropriate conductive bumps on a substrate. However, chip misalignment often occurs due to thermal expansion coefficient mismatches for the chip, chip passivation, conductive bumps, and substrate. Elevated temperatures during thermal compression, eutectic bonding, and reflow also create a liquid flux which inadvertently short together neighboring conductive bumps.
Using a lower temperature conductive polymer for the conductive bumps alleviates, but does not resolve, the flip-chip assembly problem. Using a conductive epoxy on the interconnect pads eliminates the need for thermal compression, but since the conductive epoxy is deposited on the planar interconnect pad and is not physically contained, the epoxy can leak off the interconnect pad to short together neighboring conductive bumps. Using a pre-formed planar structure or an interposer between the chip and the substrate can contain the conductive epoxy or other interconnect material, but the interposer increases the size of the packaged device.
Accordingly, a need exists for developing an improved structure for and method of connecting substrates which is reliable, fast, inexpensive, and compact.
The single FIGURE is a cross-sectional view illustrating a semiconductor chip connected to a substrate.
Flip-chip structure 10 with chip 11 connected to substrate 12 is depicted in cross sectional view. In the preferred embodiment, flip-chip structure 10 is used in low cost disposable electronic applications such as credit cards or smart cards. Chip or substrate 11 is a semiconductor substrate such as silicon, silicon germanium, gallium arsenide, indium phosphide, or the like. Semiconductor circuit or device 23 is on first surface 13 of semiconductor chip 11. Semiconductor device 23 is fabricated on a semiconductor wafer which can be thinned to approximately 100 microns in order to improve thermal dissipation and to make flip-chip structure 10 more compact. After thinning, semiconductor wafer is diced into chips such as semiconductor chip 11. Device fabrication, wafer thinning, and wafer dicing processes are known to those who are skilled in the art of semiconductor manufacturing. Semiconductor device 23 can be a single device including a transistor, resistor, capacitor, or inductor. Semiconductor device 23 can also be an integrated circuit including a DRAM, SRAM, amplifier, or microcontroller.
Conductive bumps 16 are on first surface 13 of semiconductor chip 11 and are electrically connected to semiconductor device 23. Conductive bumps 16 are preferably wire bond bumps comprising a gold and palladium alloy approximately 35 microns in diameter and 60 microns high. Conductive bumps or wire bond bumps 16 are formed on first surface 13 of chip 11 using conventional wire bond bump processes as known in the art.
Substrate 12 is similar to a PC board of insulating material comprising glass cloth and epoxy approximately 50 microns thick. Conductive element 17 is on second side 18 of substrate 12 and comprises copper. Conductive element 17 is approximately 25 microns thick and shaped into a predefined pattern. Conductive material or metallic wiring pattern 17 electrically connects flip-chip structure 10 to a smart card reader or other device for biasing and data transfer.
Semiconductor device 23 on first surface 13 of chip 11 is connected to metallic wiring pattern 17 by wire bond bumps 16 which contact metallic wiring pattern 17 through vias 19 which are cut into insulating substrate 12. Vias 19 are formed in insulating substrate 12 using conventional etching processes for insulating substrates as known in the art. Vias 19 are formed by etching into first side 21 of substrate 12 before or after formation of metallic wiring pattern 17 on second side 18 of substrate 12. If via etching is performed after formation of metallic wiring pattern 17, the via etching through substrate 12 terminates upon reaching metallic wiring pattern 17 such that etching of vias 19 does not etch metallic wiring pattern 17. Approximately 500 microns in diameter, vias or through-holes 19 will be as high as the thickness of substrate 12 since vias 19 extend from first side 21 to second side 18 of substrate 12. Diameter of vias 19 are such that vias 19 are at least partially covered by metallic wiring pattern 17. Diameter of vias 19 is larger than diameter of conductive bumps 16 such that conductive bumps can be inserted into vias 19 from first side 21 of substrate 12.
After formation of semiconductor device 23 and conductive bumps 16 on chip 11 and after formation of conductive element 17 and vias 19 on substrate 12, the preferred embodiment of assembling flip-chip structure 10 includes depositing filler material 22 in vias 19, inserting conductive bumps 16 into predetermined vias 19 from first side 21 of substrate 12 to contact conductive element 17 on second side 18 of substrate 12, and curing filler material 22. Filler material 22 is a conductive epoxy which holds conductive bumps 16, and therefore chip 11, in place and also assists in the electrical coupling of conductive bumps 16 to conductive element 17. Quantities of filler material 22 are deposited in vias 19 such that filler material 22 does not overflow out of vias 19 after conductive bumps 16 are inserted into vias 19. Filler material or conductive epoxy 22 is less likely to short together adjacent conductive bumps 16 since conductive epoxy 22 is contained within vias 19. Conductive epoxy 22 does not leak out of second side 18 of substrate 12 due to conductive element 17 covering vias 19 on second side 18 of substrate 12 or due to capillary action.
Since epoxy curing involves much lower temperatures than thermal compression or eutectic bonding, mismatches in thermal expansion coefficients are less likely to cause misalignment of chip 11 relative to substrate 12. Conductive bumps 16 placed in vias 19 aid in maintaining proper registration and prevent large shifts of chip 11 relative to substrate 12. Conductive bumps 16 can support chip 11 above substrate 12 during curing of conductive epoxy 22. Additionally, since epoxy 22 is conductive, the assembly process does not require thermal compression or a reflow process to ensure that conductive bumps 16 properly adhere and provide electrical contact to conductive element 17.
In conventional flip-chip technologies, a set of conductive bumps can be manufactured on all components which are to be connected together. The assembly process of the present invention which uses vias 19 and conductive epoxy 22 is faster than the conventional flip-chip processes since it eliminates the need to fabricate a second set of conductive bumps on substrate 12. The alignment process of the present invention is also easier than that of conventional flip-chip technologies since inserting conductive bumps 16 into vias 19 containing conductive epoxy 22 is an easier process than that of aligning two sets of protruding flip-chip bumps.
After assembly of substrates 11 and 12 to form flip-chip structure 10, an underfill can be added to fill space between substrate 12 and chip 11. Capillary action distributes the underfill throughout the space between substrate 12 and chip 11. Alternatively, prior to connecting chip 11 to substrate 12, a non-conductive epoxy can be deposited on first side 21 of substrate 12 to adhere chip 11 to substrate 12. Depositing a non-conductive epoxy on first side 21 prevents shorting of neighboring conductive bumps 16 and eliminates the need for a subsequent underfill deposition.
With the use of conductive epoxy 22 in vias 19, conductive bumps 16 do not have to physically contact conductive element 17 which covers vias 19 on second side 18 of substrate 12. Conductive epoxy 22 can serve as an electrical connection between conductive bumps 16 and conductive material 22. In this situation, first surface 13 of chip 11 can rest on first side 21 of substrate 12.
Furthermore, instead of depositing conductive epoxy 22 into vias 19, a non-conductive epoxy can be deposited into and completely fill vias 19. Non-conductive epoxy 22 can also be deposited onto first side 21. In this manner, the subsequent underfill deposition is also not required to fill the space between substrates 11 and 12. Conductive epoxy or filler material 22 can also be a resin, solder, or other substance.
Regardless of the type of material deposited between chip 11 and substrate 12, the material is preferably one having similar thermal expansion coefficients as that of chip 11, conductive bumps 16, and substrate 12. The material between substrates 11 and 12 can also be used as a stress buffer for structure 10.
In addition to glass cloth and epoxy, substrate 12 can be composed of other insulators including polyester for a low cost embodiment and a polyimide for a more flexible embodiment. If polyimide is used, a conventionally known laser process, instead of an etching process, can be used to form vias 19 in polyimide substrate 12.
In addition to copper, conductive element 17 can be composed of other conductive materials including aluminum, gold, or a conductive polymer. Depending upon a desired application, conductive element 17 can form a complex metallic wiring pattern or a simple interconnect pad. Conventional flip-chip substrates require conductive element 17 extending from first side 21 around to second side 18 of substrate 12 since vias 19 are not used. The present invention reduces the cost of flip-chip packages by using vias 19 and eliminating the need for patterning conductive element 17 on first side 21 of substrate 12. Since conductive element 17 does not have to wrap around substrate 12 from first side 21 to second side 18, conductive element 17 of the present invention is not restricted to being as pliable as is required for conventional flip-chip packaging.
In addition to wire bond bumps, conductive bumps 16 can be electroplated bumps, solder bumps, conductive polymer bumps, or other flip-chip type bumps. Electroplated bumps can be made of gold with tin plating on conductive element 17 to form a gold/tin joint. A solder joint can be composed of solder paste in vias 19 and gold or a high temperature solder wire bump on chip 11. The high temperature solder wire bump can also be capped with a lower temperature solder on the distal end of conductive bump 16. Regardless of its shape or composition, conductive bumps 16 should fit in vias 19, can be higher than the depth of vias 19 or the height of substrate 12, and can support chip 11 above substrate 12 during assembly of structure 10. The use of conductive bumps 16 instead of conventional wire bonds reduces the distance a signal has to travel to reach semiconductor device 23. The reduced path improves the speed of flip-chip structure 10 which is especially important for microwave applications.
Similar to conductive bumps 16, a second set of conductive bumps can be fabricated in vias 19. The second set of conductive bumps are electrically connected to conductive element 17. The two sets of conductive bumps are structured such that during assembly of substrate structure 10, the two sets of conductive bumps are contained within via 19. In this manner, adjacent conductive bumps are not shorted together.
To improve heat dissipation, a heat sink can be attached to second surface 14 of chip 11. The heat sink is composed of materials and is shaped into forms known in the art.
It is to be understood that the present invention can be applied to multi-chip modules or MCMs. Multiple semiconductor chips can be connected to substrate 12 through additional or the same vias 19 to form flip-chip structure 10. It is also within the scope of the present invention to attach additional semiconductor chips or discrete devices to conductive element 17 without using vias 19. In this manner, the additional semiconductor chips or discrete devices face second side 18 of substrate 12 and connect directly to conductive element 17.
The present invention can also be applied to a connection of two insulating substrates or two PC boards. Substituting chip 11 with an additional substrate, conductive bumps 16 are connected to another metallic wiring pattern on additional substrate 11, are inserted into vias 19 from first side 21 of first substrate 12, and electrically couple to conductive element 17 on second side 18 of first substrate 11. Yet another embodiment includes substituting a discrete device such as a resistor, capacitor, or inductor for chip 11. Similarly, conductive bumps 16 are connected to discrete device 11 and are connected to conductive element 17 through vias 19. A further embodiment includes substituting a packaged semiconductor chip for unpackaged semiconductor chip 11. In this manner, packaged semiconductor chip 11 uses conductive bumps 16 to connect to conductive element 17 through vias 19.
Substrate 12 can also be substituted with an additional chip. Whether packaged or unpackaged, the stacking of semiconductor chips using the present invention will increase the overall packing density and reduce the volume of space required for the semiconductor chips.
Therefore, in accordance with the present invention, it is apparent there has been provided an improved structure and method of connecting substrates which overcomes the disadvantages of the prior art. The present invention eliminates thermal compression and the problems associated with such a process during assembly, provides containment for conductive epoxy which prohibits shorting of neighboring conductive bumps, eliminates the need for assembling a semiconductor chip to a leadframe and the excess packaging associated with the leadframe, and eliminates the need to fabricate a second set of conductive bumps on the substrate which is used in other flip-chip assemblies. As a result, the structure for and method of the present invention produces a product which is compact, fast, reliable, and inexpensive.
Schroeder, Jack A., Monroe, Conrad S.
Patent | Priority | Assignee | Title |
10049998, | May 12 2014 | Invensas Corporation | Conductive connections, structures with such connections, and methods of manufacture |
10090231, | May 12 2014 | Invensas Corporation | Conductive connections, structures with such connections, and methods of manufacture |
10199320, | Dec 05 2014 | Siliconware Precision Industries Co., Ltd. | Method of fabricating electronic package |
5814893, | Jan 20 1995 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Semiconductor device having a bond pad |
5886414, | Sep 20 1996 | Integrated Device Technology, Inc. | Removal of extended bond pads using intermetallics |
5952727, | Mar 19 1996 | Kabushiki Kaisha Toshiba | Flip-chip interconnection having enhanced electrical connections |
6090636, | Feb 26 1998 | OVONYX MEMORY TECHNOLOGY, LLC | Integrated circuits using optical waveguide interconnects formed through a semiconductor wafer and methods for forming same |
6121689, | Jul 21 1997 | Invensas Corporation | Semiconductor flip-chip package and method for the fabrication thereof |
6150188, | Feb 26 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated circuits using optical fiber interconnects formed through a semiconductor wafer and methods for forming same |
6194781, | Feb 21 1997 | NEC Electronics Corporation | Semiconductor device and method of fabricating the same |
6198168, | Jan 20 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated circuits using high aspect ratio vias through a semiconductor wafer and method for forming same |
6214156, | Mar 19 1996 | Kabushiki Kaisha Toshiba | Semiconductor device mounted on board by flip-chip and method for mounting the same |
6297560, | Oct 31 1996 | Invensas Corporation | Semiconductor flip-chip assembly with pre-applied encapsulating layers |
6322903, | Dec 06 1999 | Invensas Corporation | Package of integrated circuits and vertical integration |
6335571, | Jul 21 1997 | Invensas Corporation | Semiconductor flip-chip package and method for the fabrication thereof |
6399426, | Jul 21 1998 | Invensas Corporation | Semiconductor flip-chip package and method for the fabrication thereof |
6406989, | Feb 21 1997 | NEC Electronics Corporation | Method of fabricating semiconductor device with bump electrodes |
6429516, | Feb 28 1997 | Fujitsu, Limited | Structure for mounting a bare chip using an interposer |
6433426, | Feb 21 1997 | NEC Electronics Corporation | Semiconductor device having a semiconductor with bump electrodes |
6459150, | Aug 17 2000 | Industrial Technology Research Institute | Electronic substrate having an aperture position through a substrate, conductive pads, and an insulating layer |
6492737, | Aug 31 2000 | Renesas Electronics Corporation | Electronic device and a method of manufacturing the same |
6518677, | Jul 21 1997 | Invensas Corporation | Semiconductor flip-chip package and method for the fabrication thereof |
6526191, | Feb 26 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated circuits using optical fiber interconnects formed through a semiconductor wafer and methods for forming same |
6566234, | Jul 21 1997 | Invensas Corporation | Semiconductor flip-chip package and method for the fabrication thereof |
6642137, | Jan 24 2001 | Kingpak Technology Inc. | Method for manufacturing a package structure of integrated circuits |
6693361, | Dec 06 1999 | Invensas Corporation | Packaging of integrated circuits and vertical integration |
6709978, | Jan 20 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming integrated circuits using high aspect ratio vias through a semiconductor wafer |
6723577, | Feb 26 1998 | Micron Technology, Inc. | Method of forming an optical fiber interconnect through a semiconductor wafer |
6777715, | Feb 26 1998 | OVONYX MEMORY TECHNOLOGY, LLC | Integrated circuits using optical waveguide interconnects formed through a semiconductor wafer and methods for forming same |
6884650, | Nov 14 2002 | Samsung Electronics Co., Ltd. | Side-bonding method of flip-chip semiconductor device, MEMS device package and package method using the same |
6975035, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus for dielectric filling of flip chip on interposer assembly |
6995441, | Feb 26 1998 | OVONYX MEMORY TECHNOLOGY, LLC | Integrated circuits using optical waveguide interconnects formed through a semiconductor wafer and methods for forming same |
6995443, | Feb 26 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated circuits using optical fiber interconnects formed through a semiconductor wafer |
7087460, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for assembly and packaging of flip chip configured dice with interposer |
7087994, | Aug 21 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Microelectronic devices including underfill apertures |
7112520, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor die packages with recessed interconnecting structures and methods for assembling the same |
7115986, | May 02 2001 | Round Rock Research, LLC | Flexible ball grid array chip scale packages |
7122907, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interposer substrate and wafer scale interposer substrate member for use with flip-chip configured semiconductor dice |
7129584, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Elimination of RDL using tape base flip chip on flex for die stacking |
7145225, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods |
7161237, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Flip chip packaging using recessed interposer terminals |
7164156, | Feb 26 1998 | OVONYX MEMORY TECHNOLOGY, LLC | Electronic systems using optical waveguide interconnects formed throught a semiconductor wafer |
7189593, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Elimination of RDL using tape base flip chip on flex for die stacking |
7230330, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor die packages with recessed interconnecting structures |
7271491, | Aug 31 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Carrier for wafer-scale package and wafer-scale package including the carrier |
7320933, | Aug 20 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Double bumping of flexible substrate for first and second level interconnects |
7348215, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for assembly and packaging of flip chip configured dice with interposer |
7368812, | Nov 11 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interposers for chip-scale packages and intermediates thereof |
7517797, | Aug 31 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Carrier for wafer-scale package, wafer-scale package including the carrier, and methods |
7531906, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Flip chip packaging using recessed interposer terminals |
7534660, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for assembly and packaging of flip chip configured dice with interposer |
7547954, | Feb 26 1998 | OVONYX MEMORY TECHNOLOGY, LLC | Electronic systems using optical waveguide interconnects formed through a semiconductor wafer |
7559486, | Aug 17 2001 | Ruizhang Technology Limited Company | Apparatuses and methods for forming wireless RF labels |
7569473, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming semiconductor assemblies |
7790504, | Mar 10 2006 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit package system |
7863654, | Aug 16 2007 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7884479, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
7902648, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interposer configured to reduce the profiles of semiconductor device assemblies, packages including the same, and methods |
7915718, | Mar 04 2002 | Micron Technology, Inc | Apparatus for flip-chip packaging providing testing capability |
7960269, | Jul 22 2005 | Qualcomm Incorporated | Method for forming a double embossing structure |
7973629, | Sep 04 2001 | Qualcomm Incorporated | Method for making high-performance RF integrated circuits |
7999384, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8008775, | Sep 09 2004 | Qualcomm Incorporated | Post passivation interconnection structures |
8018060, | Sep 09 2004 | Qualcomm Incorporated | Post passivation interconnection process and structures |
8022545, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8089155, | Dec 21 1998 | Qualcomm Incorporated | High performance system-on-chip discrete components using post passivation process |
8125065, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Elimination of RDL using tape base flip chip on flex for die stacking |
8129265, | May 27 2003 | Qualcomm Incorporated | High performance system-on-chip discrete components using post passivation process |
8169058, | Aug 21 2009 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Semiconductor device and method of stacking die on leadframe electrically connected by conductive pillars |
8178435, | Dec 21 1998 | Qualcomm Incorporated | High performance system-on-chip inductor using post passivation process |
8269326, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device assemblies |
8368150, | Mar 17 2003 | Qualcomm Incorporated | High performance IC chip having discrete decoupling capacitors attached to its IC surface |
8384189, | Mar 29 2005 | Qualcomm Incorporated | High performance system-on-chip using post passivation process |
8384508, | Sep 04 2001 | Qualcomm Incorporated | Method for making high-performance RF integrated circuits |
8415800, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8421158, | Dec 21 1998 | Qualcomm Incorporated | Chip structure with a passive device and method for forming the same |
8441113, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Elimination of RDL using tape base flip chip on flex for die stacking |
8471384, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
8487400, | Dec 21 1998 | Qualcomm Incorporated | High performance system-on-chip using post passivation process |
8531038, | Dec 21 1998 | Qualcomm Incorporated | Top layers of metal for high performance IC's |
9177901, | Aug 21 2009 | STATS CHIPPAC PTE LTE | Semiconductor device and method of stacking die on leadframe electrically connected by conductive pillars |
9240380, | Aug 21 2009 | JCET SEMICONDUCTOR SHAOXING CO , LTD | Semiconductor device and method of forming interposer frame over semiconductor die to provide vertical interconnect |
9793198, | May 12 2014 | Invensas Corporation | Conductive connections, structures with such connections, and methods of manufacture |
9818683, | Dec 05 2014 | Siliconware Precision Industries Co., Ltd. | Electronic package and method of fabricating the same |
9893045, | Aug 21 2009 | JCET SEMICONDUCTOR SHAOXING CO , LTD | Semiconductor device and method of forming interposer frame over semiconductor die to provide vertical interconnect |
RE48111, | Aug 21 2009 | JCET SEMICONDUCTOR SHAOXING CO , LTD | Semiconductor device and method of forming interposer frame over semiconductor die to provide vertical interconnect |
RE48408, | Aug 21 2009 | JCET SEMICONDUCTOR SHAOXING CO , LTD | Semiconductor device and method of forming interposer frame over semiconductor die to provide vertical interconnect |
Patent | Priority | Assignee | Title |
4807021, | Mar 10 1986 | Kabushiki Kaisha Toshiba | Semiconductor device having stacking structure |
5189507, | Dec 17 1986 | Medallion Technology, LLC | Interconnection of electronic components |
5237130, | Dec 18 1989 | EPOXY TECHNOLOGY, INC | Flip chip technology using electrically conductive polymers and dielectrics |
5299730, | Aug 28 1989 | Bell Semiconductor, LLC | Method and apparatus for isolation of flux materials in flip-chip manufacturing |
5347162, | Aug 28 1989 | Bell Semiconductor, LLC | Preformed planar structures employing embedded conductors |
5363277, | Dec 20 1991 | ROHM CO , LTD | Structure and method for mounting semiconductor device |
5378869, | Jun 02 1992 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Method for forming an integrated circuit package with via interconnection |
EP186818, | |||
WO9111833, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 16 1995 | MONROE, CONRAD S | Motorola, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 007514 | /0664 | |
Mar 16 1995 | SCHROEDER, JACK A | Motorola, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 007514 | /0664 | |
Mar 27 1995 | Motorola, Inc. | (assignment on the face of the patent) | / | |||
Apr 04 2004 | Motorola, Inc | Freescale Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015698 | /0657 | |
Dec 01 2006 | Freescale Semiconductor, Inc | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE ACQUISITION CORPORATION | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE ACQUISITION HOLDINGS CORP | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE HOLDINGS BERMUDA III, LTD | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Apr 13 2010 | Freescale Semiconductor, Inc | CITIBANK, N A , AS COLLATERAL AGENT | SECURITY AGREEMENT | 024397 | /0001 | |
May 21 2013 | Freescale Semiconductor, Inc | CITIBANK, N A , AS NOTES COLLATERAL AGENT | SECURITY AGREEMENT | 030633 | /0424 | |
Nov 01 2013 | Freescale Semiconductor, Inc | CITIBANK, N A , AS NOTES COLLATERAL AGENT | SECURITY AGREEMENT | 031591 | /0266 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 053547 | /0421 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 053547 | /0421 | |
Dec 07 2015 | CITIBANK, N A , AS COLLATERAL AGENT | Freescale Semiconductor, Inc | PATENT RELEASE | 037354 | /0225 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 037486 | /0517 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 041703 | /0536 | |
Jun 22 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 040928 | /0001 | |
Jun 22 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052915 | /0001 | |
Jun 22 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052915 | /0001 | |
Sep 12 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP, B V F K A FREESCALE SEMICONDUCTOR, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052917 | /0001 | |
Sep 12 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP, B V , F K A FREESCALE SEMICONDUCTOR, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 040925 | /0001 | |
Sep 12 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP, B V F K A FREESCALE SEMICONDUCTOR, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052917 | /0001 | |
Feb 17 2019 | MORGAN STANLEY SENIOR FUNDING, INC | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536 ASSIGNOR S HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 048734 | /0001 | |
Feb 17 2019 | MORGAN STANLEY SENIOR FUNDING, INC | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536 ASSIGNOR S HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 048734 | /0001 |
Date | Maintenance Fee Events |
Sep 28 2001 | M183: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 27 2005 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 22 2009 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 21 2001 | 4 years fee payment window open |
Oct 21 2001 | 6 months grace period start (w surcharge) |
Apr 21 2002 | patent expiry (for year 4) |
Apr 21 2004 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 21 2005 | 8 years fee payment window open |
Oct 21 2005 | 6 months grace period start (w surcharge) |
Apr 21 2006 | patent expiry (for year 8) |
Apr 21 2008 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 21 2009 | 12 years fee payment window open |
Oct 21 2009 | 6 months grace period start (w surcharge) |
Apr 21 2010 | patent expiry (for year 12) |
Apr 21 2012 | 2 years to revive unintentionally abandoned end. (for year 12) |