A new structure of a magnetoresistive random access memory (mram) is presented for a high density and fast access operations. The mram includes two magnetic memory cells separated by an electrically conductive layer, each cell having two magnetic layers separated by a barrier layer forming a tunneling junction. Each memory cell contains one bit information as directions of magnetic vectors which are switched by an external magnetic field and sensed by a sense current flowing in the mram unit. The current creates a drop voltage over the mram unit, which indicates four different values according to the states stored in mram unit.
|
20. A method for sensing first, second, third, and fourth states in a magnetoresistive random access memory (mram) unit including a conductive layer sandwiched between two magnetic tunnel junction cells, each magnetic tunnel junction cell storing one bit information, the method comprising the steps of:
providing a sense current to the mram unit; sensing a drop voltage over the mram unit; and determining the state stored in the mram unit from the drop voltage in accordance with predetermined criteria.
1. A magnetoresistive random access memory (mram) unit comprising:
a first magnetic memory cell including magnetic layers separated by a first barrier layer forming a tunneling junction; a second magnetic memory cell including magnetic layers separated by a second barrier layer forming a tunneling junction, the second magnetic memory cell having a different resistance from one of the first barrier layer; and an electrically conductive layer sandwiched between the first and second magnetic memory cells.
11. A magnetoresistive random access memory (mram) device comprising:
a substrate on which the mram device is formed; a plurality of mram units arranged in rows and columns, each mram unit comprising: a first magnetic memory cell including magnetic layers separated by a first barrier layer forming a tunneling junction, a second magnetic memory cell including magnetic layers separated by a second barrier layer forming a tunneling junction, the second magnetic memory cell having a different resistance from one of the first barrier layer, and an electrically conductive layer sandwiched between the first and second magnetic memory cells; a plurality of first conductive lines for providing a sense current, one first conductive line for each row, each first conductive line being electrically coupled to each of the first magnetic memory cell of each mram unit in the row; and a plurality of switches electrically coupled to each of the second magnetic memory cell of each mram unit.
18. A method for writing first, second, third, and fourth states in a magnetoresistive random access memory (mram) unit including a conductive layer sandwiched between two magnetic tunnel junction cells, each magnetic tunnel junction cell storing one bit information, the method comprising the steps of:
applying a first magnetic field having a first strength in a first direction to the mram unit when the first state (00) is stored in the mram unit; applying a second magnetic field having a second strength in a second direction opposite to the first direction to the mram unit when the second state (11) is stored in the mram unit; applying the first magnetic field and then applying a third magnetic field having a third strength lower than the second strength in the second direction, to the mram unit, when the third state (01) is stored in the mram unit; and applying the second magnetic field and then applying a fourth magnetic field having a fourth strength lower than the first strength in the first direction, to the mram unit, when the fourth state (10) is stored in the mram unit.
2. The mram unit as claimed in
3. The mram unit as claimed in
4. The mram unit as claimed in
5. The mram unit as claimed in
6. The mram unit as claimed in
7. The mram unit as claimed in
8. The mram unit as claimed in
9. The mram unit as claimed in
10. The mram unit as claimed in
12. The mram device as claimed in
13. The mram unit as claimed in
14. The mram unit as claimed in
15. The mram device as claimed in
16. The mram device as claimed in
17. The mram unit as claimed in
19. The method as claimed in
21. The method as claimed in
|
The present invention relates to a magnetic random access memory (MRAM) unit and an operating method thereof, and more particularly, to the MRAM unit formed by two magnetic memory cells, each cell having a tunneling junction.
A magnetic memory cell includes a non-magnetic layer sandwiched by magnetic layers in which information is stored as directions of magnetic vectors. This type of the memory cell employs the giant magnetoresistive (GMR) effect which allows magnetic vectors to quickly switch the directions in the magnetic layer by an application of an external magnetic field. When magnetic vectors in both magnetic layers have the same direction, which is called a "Parallel", the magnetic resistance indicates a minimum value over the memory cell while the memory cell shows the maximum value in an opposite direction, which is called an "Antiparallel." Since the external magnetic field alters the direction of magnetic vectors and the magnetoresistive value according to the direction, the GMR effect is applied to a sensor as well as a memory.
The memory cell, for example, has pinned and free magnetic layers separated by an insulation or barrier layer. The magnetic vectors in the pinned magnetic layer are pinned by an anti-ferromagnetic layer placed adjacent the pinned magnetic layer and ones in the free magnetic layer are switched by an external magnetic field. A very thin insulation layer forms a tunneling junction between the pinned and free magnetic layers. In order to sense states in the memory cell, a constant current is applied through the memory cell. As the magnetic resistance varies according to the state stored in the cell, the voltage is sensed over the memory cell. To write or change the state in the memory cell, the external magnetic field is applied that is sufficient to completely switch the direction of the magnetic vectors of the free magnetic layer.
The memory cell memorizes one bit information. As a computer system processes much more information to handle complexes tasks, a memory device with much higher speed and density is needed to improve the performance of the computer system.
Accordingly, it is a purpose of the present invention to provide an improved MRAM device having a high density memory capacity.
It is another purpose of the present invention to provide an improved MRAM device having a high speed operation.
It is still another purpose of the present invention to provide an improved MRAM device having a low power consumption.
These needs and others are substantially met through provision of a MRAM device which arranges a plurality of MRAM units in a matrix. The MRAM unit has two memory cells separated by an electrically conductive layer, each memory cell includes pinned and free magnetic layers separated by a barrier layer which forms a tunneling junction between the magnetic layers. Two barrier layers in the memory cells have different thicknesses which produce a different magnetic resistance over the MRAM unit according to states stored in the memory cells.
Four different magnetic fields are employed to store four states (00, 11, 01, and 10) in the MRAM. First (00) and second (11) states are stored by applying a first magnetic field and a second magnetic field having an opposite direction to the first magnetic field, respectively. Applying the first magnetic field and then a third magnetic field having an opposite direction to the first magnetic field gives a third state (01) in the MRAM unit. Application of the second magnetic field and a fourth magnetic field having an opposite direction to the second magnetic field allows the MRAM unit to contain a fourth state (10).
FIG. 1 shows a simplified and enlarged structure of an MRAM unit forming two memory cells.
FIG. 2 shows a graph illustrating hysteresis characteristics of the MRAM unit shown in FIG. 1.
FIG. 3 shows a simplified and enlarged MRAM device.
FIG. 4 shows a simplified and enlarged structure of another MRAM unit.
FIG. 5 shows a flowchart illustrating a process in a "write" mode in accordance with the present invention.
FIG. 6 shows a flowchart illustrating a process in a "read" mode in accordance with the present invention.
FIG. 1 shows a simplified and enlarged structure of an MRAM unit 10 which is a basic element for storing four states employed in an MRAM device. The MRAM unit 10 forms first and second memory cells 11 and 12 on a substrate such as a silicon and a glass, which are coupled in series and separated by an electrically conductive layer 13. Conductive layer 13, for example, is made of copper and has at least 0.5 micron thick enough to allows memory cells 11 and 12 to magnetically decouple.
First memory cell 11 includes a first pinned magnetic layer 111 and a first free magnetic layer 112. First pinned layer 111 and free magnetic layer 112 utilize magnetic materials such as CoFe and NiFeCo, respectively. Both layers 111 and 112 have typically 50 Angstrom thick. Magnetic vectors in first pinned layer 111 are magnetically pinned by either an anti-ferromagnetic layer or an anti-ferromagnetic exchange layer (not shown) which is placed adjacent layer 111. Pinned and free layers 111 and 112 sandwiches a barrier layer 113 which forms a tunneling junction therebetween. Barrier layer 113 is made of Al2 O3 and has a thickness of 22-30 Angstrom.
Second memory cell 12 has a second pinned magnetic layer 121 and a second free magnetic layer 122 separated by a second barrier layer 123. Typically, second pinned and free layers 121 and 122 have 50 Angstrom and 30 Angstrom in thickness, respectively. Second free magnetic layer 122 is thinner than first free magnetic layer 112 that gives different hysteresis characteristics between first and second memory cells 11 and 12. Second barrier layer 113 has a thickness of 15-22 Angstrom. As shown later, the difference in resistance of memory cells 11 and 12 indicates a different value which is caused by the different thickness or different barrier height of first and second barrier layers 113 and 123. In other words, a tunneling current in the barrier layer depends on the barrier thickness and the barrier height. Further, the different thicknesses of first and second free layers allow magnetic vectors in first and second magnetic layers to switch at the different magnetic field.
A current source 14 is coupled to MRAM unit 10 to provide a sense current 15 through first and second memory cells 11 and 12 to a common or ground terminal 16. A magnetic resistance over MRAM unit 10 varies according to the states stored in MRAM unit 10, thereby a voltage output VOUT over MRAM unit 10 indicates different values. Voltage output VOUT is compared to threshold voltages which are predetermined from hysteresis characteristics of MRAM unit 10 shown in FIG. 2, and then states stored in MRAM unit 10 are evaluated to provide to an output.
Referring to FIG. 2, hysteresis characteristics of MRAM unit 10 are illustrated, which are simplified for better understanding of MRAM characteristics. The abscissa indicates a direction and a strength of a magnetic field applied to MRAM unit 10. The ordinate represents the voltage output VOUT over MRAM unit 10. Pairs of bold arrows 27-30 in FIG. 2 describe directions of magnetic vectors in first and second free magnetic layers 112 and 122, respectively. In other words, a right direction of an arrow means the Parallel while a left direction of an arrow means the Antiparallel. First and second curves 21 and 22 described by solid lines indicate voltage output VOUT over MRAM unit 10 which is achieved for the application of various strengths of magnetic fields in first (right on FIG. 2) and second (left on FIG. 2) directions, respectively. Third and fourth curves 23 and 24 indicated by center lines show a voltage output over first memory cell 11 and fifth and sixth curves 25 and 26 indicated by dashed lines represent a voltage output over second memory cell 12. Superimposing curve 23 on curve 25 and curve 24 on curve 26 produces curve 21 and curve 22, respectively, because first and second memory cells are coupled in series.
Before discussing the hysteresis characteristics of curves 21 and 22, characteristics of first memory cell 11 itself, which are shown in curves 23 and 24, are analyzed. Assuming cell 11 is in the state in which magnetic vectors in layers 111 and 112 point in the Parallel under no magnetic field that is a first direction, the magnetic field decreases down to a value -H1 moving to the left along the abscissa. As shown by curve 23, magnetic vectors in first free magnetic layer 111 are switched to the second direction at the value -H1 and magnetic vectors in layers 111 and 112 are oriented in the Antiparallel. Consequently, a magnetic resistance over first memory cell 11 increases and the voltage output over cell 11 rapidly rises by a first voltage change .increment.V1. The voltage change .increment.V1 depends on the thickness of first barrier layer 113.
Next increasing the magnetic field from -H1, magnetic vectors in first free layer 112 are switched at magnetic field +H1 to the first direction. Consequently the magnetic resistance is lowered and the voltage output is decreased by .increment.V1 because magnetic vectors in layers 111 and 112 point in the Parallel.
Second magnetic cell 12 shows basically the same hysteresis characteristics as first magnetic cell 11 except for threshold magnetic fields ±H2 at which magnetic vectors in free magnetic layer 122 are switched and a voltage change .increment.V2 at ±H2. Curves 25 and 26 indicate hysteresis characteristics when the magnetic field changes from +H1 to -H1 and from -H1 to +H1, respectively. At magnetic fields ±H2, the output voltage over cell 12 sharply changes by .increment.V2.
Assuming first and second memory cells 11 and 12 have magnetic vectors pointing in the Parallel as shown by arrows 27 in FIG. 2, the magnetic field changes from +H1 to -H1 moving to the left along the abscissa. The voltage output VOUT over MRAM unit 10 traces curve 21. While magnetic vectors in both layers 111 and 121 point in arrows 27, the magnetic resistance of MRAM unit 10 keeps the lowest value which is appeared as voltage output V0. When the magnetic field reaches at -H2, magnetic vectors in only layer 122 switch to the second or left direction which leads cell 12 to point in the Antiparallel. Layers 112 and 122 have magnetic vectors which point in directions indicated by arrows 28. That is, cells 11 and 12 are in the state of the Parallel and the Antiparallel, respectively. The Antiparallel in cell 12 allows the magnetic resistance to increase and produces voltage .increment.V2 which raises output voltage VOUT to V0+.increment.V2. Further increasing the magnetic field to -H1, magnetic vectors in layer 112 switch to the second direction, that lays both cells 11 and 12 in the Antiparallel as indicated by arrows 29. The antiparallel in both cells 11 and 12 pull voltage output VOUT up to V0+.increment.V1+.increment.V2.
Next, changing the magnetic field toward +H1 along curve 22, before the magnetic field reaches at +H2, MRAM unit 10 keeps both cells 11 and 12 in the Antiparallel and holds the same voltage output as V0+.increment.V1+.increment.V2. Over the magnetic field +H2, magnetic vectors in only layer 122 switch to the first direction as shown by arrows 30 which causes the output voltage to drop by .increment.V2 to V0+.increment.V1. Further increasing the magnetic field, magnetic vectors in layer 112 switch at +H1 as indicated by arrows 27 by which the magnetic resistance is reduced and voltage output over MRAM unit 10 is decreased by .increment.V1 to V0.
As described earlier, MRAM unit 10 gives the hysteresis curve indicating four stable stages which are caused by magnetic directions in free magnetic layers 112 and 122 as shown by arrows 27-30. Accordingly, MRAM unit 10 memorizes four bit information corresponding to the four stable stages.
FIG. 3 illustrates a simplified and enlarged MRAM device 30 having six memory units 31-33. It should be noted that MRAM device 30 contains much more memory cells according to a need of the memory capacity. Each memory cell in FIG. 3 has the same structure as one in FIG. 1. For the sake of simplicity, two memory cells 34 and 35 separated by the conductive layer 36 are described, that is, neither pinned nor free layer is expressed in cells 34 and 35. Arrows indicated within cells 34 and 35 represent directions of magnetic vectors in the free magnetic layer. MRAM units 31-33 are arranged in a matrix. Word lines W1-W2 in rows and digit lines D1-D3 in columns are extended so as to place MRAM units 31-33 on intersections of word lines W1-W2 and digit lines D1-D3. MRAM unit 31, for example, is placed on the intersection of word line W2 and digit line D1. Each word line is electrically connected to MRAM units aligned in a row. Gate lines G1-G3 is extended in columns, each gate line being electrically coupled to MRAM units lined in a column through gate transistors 37-39. Gate line G1, for instance, is connected to MRAM units 31 and 32 through gate transistors 37 and 38, respectively.
In a reading operation for MRAM unit 31, for example, gate line G1 is activated to turn gate transistor 37 on and a constant sense current is provide from a current source (not shown) through word line W2 to MRAM unit 31. A voltage over MRAM unit 31 changes depending on directions of magnetic vectors in memory cells 34 and 35. Accordingly, after activating gate line G1 and word line W2, states stored in MRAM unit 31 is evaluated and introduced from a voltage appeared on word line W2. For example, voltage outputs V0, V0+.increment.V1, V0+.increment.V2, and V0+.increment.V1+.increment.V2 are evaluated as logics "00", "01", "10", and "11", respectively.
Referring to FIG. 4, a simplified and enlarged structure of another MRAM unit 41 is illustrated. MRAM unit 41 includes a first memory cell 42, a second memory cell 43, and an electrically conductive layer 44 which is sandwiched by cells 42 and 43. First memory cell 42 has a pinned magnetic layer 421 and a free magnetic layer 422 which are separated by a first barrier layer 423 while second magnetic layer 43 has a pinned magnetic layer 431 and a free magnetic layer 432 which are separated by a second barrier layer 433. Both barrier layers 423 and 433 are made of an insulating material such as Al2 O3, by which a tunneling junction is formed between magnetic layers. MRAM unit 41 has the same structure as MRAM unit 10 in FIG. 1 except that first memory cell 42 has a different area from second memory cell 43 and first barrier layer 423 has the same thickness as second barrier layer 433. For example, a width W1 and a length L1 of first memory cell 42 are typically 0.25 μm and 0.35 μm, respectively, while a length L2 of second memory cell 43 is 0.5 μm.
First memory cell 42 and second memory cell 43 indicate different hysteresis curves each other as well as hysteresis curves of memory cells 11 and 12 shown in FIG. 2 because first and second memory cells 42 and 43 have different areas.
Referring to FIG. 5, a flowchart 51 for the reading operation is illustrated. This flowchart shows steps to sense states stored in MRAM unit 31, for instance. In order to get a sequence of information, i.e. a byte and a word, the flow defined in FIG. 5 is repeated.
First of all, at block 52, gate line G1 and word line W2 in FIG. 3 are activated so that gate transistor 37 is turned on, then the sense current flows from word line W2 through MRAM unit 31 and gate transistor 37 to a ground or common terminal 40. Moving to block 53, voltage output VOUT on word line W2 is sensed for the next evaluation step. When voltage output VOUT is approximately equal to V0 (block 54), V0+.increment.V1 (block 55), V0+.increment.V2 (block 56), and V0+.increment.V1+.increment.V2 (block 57), it is evaluated that MRAM unit 31 contains a logic "00" (block 58), a logic "01" (block 59), a logic "10" (block 60), and a logic "11" (block 61), respectively.
The process of writing states is illustrated in the flowchart of FIG. 6. As well as the reading operation, the flowchart describes a set of steps for storing states into MRAM unit 31, however repeating of the steps is executed for writing a sequence of information. Under the writing operation, an MRAM unit on the intersection of word and digit lines activated is specified for storing states. A combination of magnetic fields generated by two currents provided into word and digit lines is applied to the MRAM unit, specifically magnetic free layers 112 and 122. A direction of combined magnetic field is specified by directions of a digit current in the digit line. The combined magnetic field allows directions in free magnetic layers to be switched. A current source (not shown) for the digit current controls an amount and directions of the digit current.
At a block 63, a state to be stored in MRAM unit 31 is specified. The process goes to a block 64 for "00", a block 65 for "01", a block for "10", and a block for "11", respectively. When a logic "00" is stored, a magnetic field +HH, which is more than +H1, is applied to form both memory cells 11 and 12 in the Parallel (block 64), by which the logic "00" is stored in MRAM unit 31. In order to store a logic "10", two steps are carried out. First of all, magnetic field +HH is applied to store the logic "00" (block 65), and then a magnetic field -HL, which is between -H2 and -H1, is applied to switch the direction of magnetic vectors in only layer 122 (block 68). Application of magnetic fields -HH and then +HL forms memory cell 112 in the Antiparallel and cell 122 in the Parallel that allows MRAM unit 31 to store the logic "01" (blocks 66 and 69). When the logic "11" is stored, magnetic field -HH is applied so that both memory cells 34 and 35 are set to the Antiparallel (block 67).
Thus, a MRAM unit and a MRAM device having MRAM units are disclosed. The MRAM unit is formed with two memory cells which are separated by an electrically conductive layer. The MRAM unit memorizes a four-state information which is written and read at the same time. Accordingly, a high density device and a high speed writing and reading operations are attained. Further, the memory cell has magnetic layers separated by an insulation or barrier layer which forms a tunneling junction between the layers. This thin barrier layer allows a tunnel current to flow therein, that helps a total amount of current in the MRAM device to reduce.
Patent | Priority | Assignee | Title |
10332576, | Jun 07 2017 | International Business Machines Corporation | Magnetic exchange coupled MTJ free layer with double tunnel barriers having low switching current and high data retention |
10453509, | Jun 07 2017 | International Business Machines Corporation | Magnetic exchange coupled MTJ free layer with double tunnel barriers having low switching current and high data retention |
10510390, | Jun 07 2017 | International Business Machines Corporation; Samsung Electronics Co., Ltd. | Magnetic exchange coupled MTJ free layer having low switching current and high data retention |
10510391, | Jun 07 2017 | International Business Machines Corporation; Samsung Electronics Co., Ltd. | Magnetic exchange coupled MTJ free layer having low switching current and high data retention |
6169689, | Dec 08 1999 | Everspin Technologies, Inc | MTJ stacked cell memory sensing method and apparatus |
6211559, | Feb 27 1998 | Everspin Technologies, Inc | Symmetric magnetic tunnel device |
6388917, | Jul 25 2000 | Infineon Technologies AG | Method for nondestructively reading memory cells of an MRAM memory |
6473336, | Dec 16 1999 | TOSHIBA MEMORY CORPORATION | Magnetic memory device |
6483734, | Nov 26 2001 | SAMSUNG ELECTRONICS CO , LTD | Memory device having memory cells capable of four states |
6535364, | Jan 18 1999 | Sony Corporation | Magnetic resistance element having four magnetization states and a magnetic device using the same |
6574130, | Jul 25 2001 | NANTERO, INC | Hybrid circuit having nanotube electromechanical memory |
6584589, | Feb 04 2000 | SAMSUNG ELECTRONICS CO , LTD | Self-testing of magneto-resistive memory arrays |
6590806, | Mar 09 2000 | SAMSUNG ELECTRONICS CO , LTD | Multibit magnetic memory element |
6643165, | Jul 25 2001 | Zeon Corporation | Electromechanical memory having cell selection circuitry constructed with nanotube technology |
6665205, | Feb 20 2002 | SAMSUNG ELECTRONICS CO , LTD | Shared global word line magnetic random access memory |
6706402, | Apr 23 2002 | Zeon Corporation | Nanotube films and articles |
6717843, | Sep 28 1999 | Qimonda AG | Polyvalent, magnetoresistive write/read memory and method for writing and reading a memory of this type |
6724654, | Aug 14 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Pulsed write techniques for magneto-resistive memories |
6784028, | Dec 28 2001 | Nantero, Inc.; NANTERO, INC | Methods of making electromechanical three-trace junction devices |
6801451, | Sep 03 2002 | SAMSUNG ELECTRONICS CO , LTD | Magnetic memory devices having multiple bits per memory cell |
6816431, | May 28 2003 | GLOBALFOUNDRIES U S INC | Magnetic random access memory using memory cells with rotated magnetic storage elements |
6826077, | May 15 2002 | SAMSUNG ELECTRONICS CO , LTD | Magnetic random access memory with reduced parasitic currents |
6835591, | Jul 25 2001 | Zeon Corporation | Methods of nanotube films and articles |
6836424, | Jul 25 2001 | Nantero, Inc. | Hybrid circuit having nanotube electromechanical memory |
6862212, | Mar 09 2000 | SAMSUNG ELECTRONICS CO , LTD | Multi-bit magnetic memory cells |
6909129, | Dec 26 2001 | Hynix Semiconductor Inc. | Magnetic random access memory |
6911682, | Dec 28 2001 | NANTERO, INC | Electromechanical three-trace junction devices |
6911710, | Mar 09 2000 | SAMSUNG ELECTRONICS CO , LTD | Multi-bit magnetic memory cells |
6919592, | Jul 25 2001 | NANTERO, INC | Electromechanical memory array using nanotube ribbons and method for making same |
6925000, | Dec 12 2003 | Intellectual Ventures Holding 81 LLC | Method and apparatus for a high density magnetic random access memory (MRAM) with stackable architecture |
6942921, | Jul 25 2001 | Nantero, Inc. | Nanotube films and articles |
6950333, | Jun 19 2001 | Matsushita Electric Industrial Co., Ltd. | Magnetic memory and method for driving the same, and magnetic memory device using the same |
6956763, | Jun 27 2003 | Everspin Technologies, Inc | MRAM element and methods for writing the MRAM element |
6956764, | Aug 25 2003 | Everspin Technologies, Inc | Method of writing to a multi-state magnetic random access memory cell |
6965522, | Mar 17 2004 | Macronix International Co., Ltd. | Tunneling diode magnetic junction memory |
6967366, | Aug 25 2003 | Everspin Technologies, Inc | Magnetoresistive random access memory with reduced switching field variation |
6975555, | May 28 2003 | GLOBALFOUNDRIES U S INC | Magnetic random access memory using memory cells with rotated magnetic storage elements |
6979590, | Dec 28 2001 | Nantero, Inc. | Methods of making electromechanical three-trace junction devices |
6985385, | Aug 26 2003 | SAMSUNG SEMICONDUCTOR INC | Magnetic memory element utilizing spin transfer switching and storing multiple bits |
6987653, | Sep 16 1999 | TOSHIBA MEMORY CORPORATION | Magnetoresistive element and magnetic memory device |
7012832, | Oct 31 2003 | Western Digital Technologies, INC | Magnetic memory cell with plural read transistors |
7038894, | Sep 16 1999 | TOSHIBA MEMORY CORPORATION | Magnetoresistive element and magnetic memory device |
7042753, | Feb 14 2001 | Kabushiki Kaisha Toshiba | Multi-value magnetic random access memory with stacked tunnel magnetoresistance (TMR) elements |
7054186, | Apr 16 2004 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
7056758, | Jul 25 2001 | Nantero, Inc. | Electromechanical memory array using nanotube ribbons and method for making same |
7061037, | Jul 06 2004 | INTELLECTUAL VENTURES FUND 71 LLC | Magnetic random access memory with multiple memory layers and improved memory cell selectivity |
7075818, | Aug 23 2004 | Intellectual Ventures Holding 81 LLC | Magnetic random access memory with stacked memory layers having access lines for writing and reading |
7078244, | Aug 09 2001 | SAMSUNG ELECTRONICS CO , LTD | Multi-bit MRAM device with switching nucleation sites |
7120047, | Jul 25 2001 | Device selection circuitry constructed with nanotube technology | |
7129098, | Nov 24 2004 | Everspin Technologies, Inc | Reduced power magnetoresistive random access memory elements |
7173848, | Feb 01 2005 | Intellectual Ventures Holding 81 LLC | Magnetic random access memory with memory cell stacks having more than two magnetic states |
7176505, | Dec 28 2001 | Nantero, Inc. | Electromechanical three-trace junction devices |
7184300, | Jan 09 2003 | Everspin Technologies, Inc | Magneto resistance random access memory element |
7264990, | Jul 25 2001 | Zeon Corporation | Methods of nanotubes films and articles |
7274078, | Jul 25 2001 | Nantero, Inc. | Devices having vertically-disposed nanofabric articles and methods of making the same |
7285836, | Mar 09 2005 | Intellectual Ventures Holding 81 LLC | Magnetic random access memory with stacked memory cells having oppositely-directed hard-axis biasing |
7292415, | Dec 25 2001 | Fujitsu Limited | Ferromagnetic layered material having reliable uniaxial anisotropy |
7298016, | Jul 25 2001 | Nantero, Inc. | Electromechanical memory array using nanotube ribbons and method for making same |
7304357, | Jul 25 2001 | Nantero, Inc. | Devices having horizontally-disposed nanofabric articles and methods of making the same |
7317219, | Oct 24 2003 | SAMSUNG ELECTRONICS CO , LTD | Magnetic random access memory (MRAM) and method of manufacturing the same |
7335395, | Apr 23 2002 | Zeon Corporation | Methods of using pre-formed nanotubes to make carbon nanotube films, layers, fabrics, ribbons, elements and articles |
7335528, | Jul 25 2001 | Zeon Corporation | Methods of nanotube films and articles |
7342818, | Jul 25 2001 | Nantero, Inc. | Hybrid circuit having nanotube electromechanical memory |
7345852, | Sep 16 1999 | TOSHIBA MEMORY CORPORATION | Magnetoresistive element and magnetic memory device |
7379321, | Feb 04 2005 | Western Digital Technologies, INC | Memory cell and programmable logic having ferromagnetic structures exhibiting the extraordinary hall effect |
7388776, | Dec 22 2006 | Western Digital Technologies, INC | Three-dimensional magnetic memory |
7420837, | Aug 03 2005 | Industrial Technology Research Institute | Method for switching magnetic moment in magnetoresistive random access memory with low current |
7465589, | Jul 17 2002 | Everspin Technologies, Inc | Multi-state magnetoresistance random access cell with improved memory storage density |
7486548, | Apr 16 2003 | Agency for Science, Technology and Research | Magnetic memory device |
7502248, | May 21 2004 | Samsung Electronics Co., Ltd. | Multi-bit magnetic random access memory device |
7521736, | Dec 28 2001 | Nantero, Inc. | Electromechanical three-trace junction devices |
7560136, | Jan 13 2003 | Zeon Corporation | Methods of using thin metal layers to make carbon nanotube films, layers, fabrics, ribbons, elements and articles |
7566478, | Jul 25 2001 | Zeon Corporation | Methods of making carbon nanotube films, layers, fabrics, ribbons, elements and articles |
7577021, | Nov 21 2007 | Taiwan Semiconductor Manufacturing Company, Ltd | Spin transfer MRAM device with separated CPP assisted writing |
7593193, | Sep 16 1999 | TOSHIBA MEMORY CORPORATION | Magnetoresistive element and magnetic memory device |
7745810, | Jul 25 2001 | Nantero, Inc. | Nanotube films and articles |
7755933, | Nov 21 2007 | Taiwan Semiconductor Manufacturing Company, Ltd | Spin transfer MRAM device with separated CCP assisted writing |
7760544, | Nov 21 2007 | Taiwan Semiconductor Manufacturing Company, Ltd | Spin transfer MRAM device with separated CPP assisted writing |
7764539, | Nov 21 2007 | Taiwan Semiconductor Manufacturing Company, Ltd | Spin transfer MRAM device with separated CPP assisted writing |
7800937, | Aug 03 2005 | Industrial Technology Research Institute | Method for switching magnetic moment in magnetoresistive random access memory with low current |
7881099, | May 21 2004 | Samsung Electronics Co., Ltd. | Multibit magnetic random access memory device |
7915066, | Dec 28 2001 | NANTERO, INC | Methods of making electromechanical three-trace junction devices |
8101976, | Jul 25 2001 | Nantero Inc. | Device selection circuitry constructed with nanotube ribbon technology |
8199570, | Oct 07 2010 | Everspin Technologies, Inc | Multi-bit memory with selectable magnetic layer |
8203870, | Nov 23 2010 | Seagate Technology LLC | Flux programmed multi-bit magnetic memory |
8279662, | Nov 11 2010 | Seagate Technology LLC | Multi-bit magnetic memory with independently programmable free layer domains |
8331141, | Aug 05 2009 | Multibit cell of magnetic random access memory with perpendicular magnetization | |
8767456, | Oct 07 2010 | Seagate Technology LLC | Multi-bit memory with selectable magnetic layer |
8988934, | Oct 16 2012 | Multibit cell of magnetic random access memory with perpendicular magnetization | |
9564579, | May 27 2011 | UNIVERSITY OF NORTH TEXAS | Graphene magnetic tunnel junction spin filters and methods of making |
Patent | Priority | Assignee | Title |
5604357, | Jul 12 1994 | Matsushita Electric Industrial Co., Ltd. | Semiconductor nonvolatile memory with resonance tunneling |
5640343, | Mar 18 1996 | GLOBALFOUNDRIES Inc | Magnetic memory array using magnetic tunnel junction devices in the memory cells |
5650958, | Mar 18 1996 | GLOBALFOUNDRIES Inc | Magnetic tunnel junctions with controlled magnetic response |
5764567, | Nov 27 1996 | International Business Machines Corporation | Magnetic tunnel junction device with nonferromagnetic interface layer for improved magnetic field response |
5801984, | Nov 27 1996 | International Business Machines Corporation | Magnetic tunnel junction device with ferromagnetic multilayer having fixed magnetic moment |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 17 1998 | ZHU, THEODORE | Motorola, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 009018 | /0487 | |
Feb 26 1998 | Motorola, Inc. | (assignment on the face of the patent) | / | |||
Apr 04 2004 | Motorola, Inc | Freescale Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015698 | /0657 | |
Dec 01 2006 | Freescale Semiconductor, Inc | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE ACQUISITION CORPORATION | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE ACQUISITION HOLDINGS CORP | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE HOLDINGS BERMUDA III, LTD | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Jun 05 2008 | CITIBANK, N A | Everspin Technologies, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 024767 | /0398 | |
Jun 06 2008 | Freescale Semiconductor, Inc | Everspin Technologies, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036084 | /0057 | |
Feb 25 2009 | Freescale Semiconductor, Inc | Everspin Technologies, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022597 | /0062 | |
Dec 07 2015 | CITIBANK, N A , AS COLLATERAL AGENT | Freescale Semiconductor, Inc | PATENT RELEASE | 037354 | /0225 |
Date | Maintenance Fee Events |
Dec 30 2002 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 18 2006 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 28 2010 | ASPN: Payor Number Assigned. |
Jan 27 2011 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jul 27 2002 | 4 years fee payment window open |
Jan 27 2003 | 6 months grace period start (w surcharge) |
Jul 27 2003 | patent expiry (for year 4) |
Jul 27 2005 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 27 2006 | 8 years fee payment window open |
Jan 27 2007 | 6 months grace period start (w surcharge) |
Jul 27 2007 | patent expiry (for year 8) |
Jul 27 2009 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 27 2010 | 12 years fee payment window open |
Jan 27 2011 | 6 months grace period start (w surcharge) |
Jul 27 2011 | patent expiry (for year 12) |
Jul 27 2013 | 2 years to revive unintentionally abandoned end. (for year 12) |