A wrap back test system and method for providing local fault detection within a section of an integrated i/O interface core device on an integrated circuit is disclosed. The system and method of this invention is suitable for use in any i/O interface having both a transmitter and a receiver section. The wrap back of input test data, prior to reformatting for transmission, to the receiver's data alignment stage permits fault detection within the core of an integrated i/O interface. By illustration, in a serializer/deserializer i/O, the wrap back of alignment pattern encoded parallel data, prior to serialization, to the receiver's data alignment stage permits identifying faults in just this portion of the i/O transceiver. The wrap back test system and method of this invention permits fault isolation of within the boundaries of the i/O core and independent of external logic or testers.

Patent
   5956370
Priority
Jan 17 1996
Filed
Jan 17 1996
Issued
Sep 21 1999
Expiry
Jan 17 2016
Assg.orig
Entity
Large
52
53
all paid
9. A wrap back test system for detection of intra-domain errors of an integrated i/O interface circuit core of an integrated circuit, comprising in operative combination:
a) means for transmitting data, said transmitting means comprising:
i) a transmitter input means for receiving input data, said input data encoded with an alignment pattern, said input data having a first format and said input data having particular timing, and
ii) a data conversion means for converting said input data from said first format into output data having a second format;
b) means for receiving transmitted data, said receiving means comprising:
i) a receiver conversion means for converting said transmitted output data from said second format to said first format to provide received reconverted data, and
ii) a receiver data alignment means for extracting said encoded alignment pattern from the reconverted data, and for aligning the reconverted data to conform to said input data timing;
c) a first data switching means for switching input test data from said transmitter input means to said receiver data alignment means upon assertion of a wrap back signal to the i/O interface circuit core, said input test data encoded with said alignment pattern;
d) a second switching means for receiving said input test data from said transmitter input means for decoding of said alignment pattern for alignment of said input test data to provide output test data, and for halting receipt of said received reconverted data upon assertion of said wrap back signal to the i/O interface circuit core; and
e) an error analysis means for comparing said output test data with said input test data.
1. A wrap back test system for detection of intra-domain errors of an integrated i/O interface core of an integrated circuit, comprising in operative combination:
a) an integrated transmitter, said transmitter comprising:
i) a transmitter input stage for receiving transmitter input data, said input data encoded with an alignment pattern, said input data having a first format and said input data having a particular timing, and
ii) a transmitter converter stage for converting said input data into transmitter output data, said output data having a second format;
b) an integrated receiver, said receiver comprising:
i) a receiver converter stage for receiving said output data for conversion of said output data to said first format to provide received reconverted data,
ii) a receiver alignment stage for extracting said alignment pattern from said received reconverted data, and for aligning said received re converted data to conform to said particular timing of said input data,
c) a first switching circuit in electrical cooperation with said transmitter input stage having a first open condition, and a second closed condition, said second closed condition for shunting input test data to said receiver alignment stage to provide wrap back data to said receiver alignment stage, said first switching circuit second closed condition being enabled upon assertion of a wrap back signal to the i/O interface core;
d) a second switching circuit in electrical cooperation with said receiver alignment stage having a first open position to permit receipt of received reconverted data from said receiver converter stage, and a second closed condition for receiving said wrap back data for alignment of said wrap back data to provide output test data, and for halting receipt of said received reconverted data upon assertion of said wrap back signal to the i/O interface core; and
e) an error analysis circuit for comparing said output test data with said input test data.
17. A wrap back test method for detection of intra-domain errors of an integrated i/O interface core of an integrated circuit, comprising the following steps:
a) providing said integrated i/O interface core having both a transmitter section and a receiver section, said transmitter section comprising:
i) a transmitter input stage for receiving transmitter input data, said input data encoded with an alignment pattern, said input data having a first format and said input data having a particular timing, and
ii) a transmitter converter stage for converting said input data into transmitter output data, said output data having a second format,
and said receiver section comprising:
iii) a receiver converter stage for receiving said transmitter output data for conversion of said output data to said first format to provide received reconverted data,
iv) a receiver alignment stage for decoding said alignment pattern from said received reconverted data, and for aligning said received reconverted data to conform to said transmitter input data timing,
said transmitter section further comprising:
v) a first switching circuit in electrical cooperation with said transmitter input stage having a first open condition, and a second closed condition, said second closed condition for shunting transmitter input test data to said receiver alignment stage to provide wrap back data to said receiver alignment stage, said first switching circuit second closed condition being enabled upon assertion of a wrap back signal to the i/O interface core, and
said receiver section further comprising:
vi) a second switching circuit in electrical cooperation with said receiver alignment stage having a first open position to permit receipt of received reconverted data from said receiver converter stage, and a second closed condition for receiving said wrap back data for alignment of said wrap back data to provide output test data, and for halting receipt of said received reconverted data, said second closed condition being enabled upon assertion of said wrap back signal to the i/O interface core, and
an error analysis circuit for comparing said output test data with said input test data.
b) asserting a wrap back test enable signal to the i/O interface core to enable said second closed condition of said first switching circuit, and to enable said second closed condition of said second switching circuit;
c) inputting test data into said transmitter input stage, said input test data encoded with said alignment pattern;
d) shunting said input test data directly to said receiver alignment stage to bypass said transmitter converter stage;
e) decoding said alignment pattern from said shunted input data for alignment of said input test data;
f) aligning said input test data to provide aligned output test data; and
g) comparing said aligned output test data with said input test data.
2. A wrap back test system as in claim 1 wherein said i/O interface core is a serializer/deserializer interface for converting alignment coded parallel formatted data to serial formatted data for transmission, and for converting serial formatted data to parallel formatted data for reception.
3. A wrap back test system as in claim 2 further comprising an in-core built-in self-test (BIST) circuit for providing said input test data to said transmitter input stage, wherein said input test data is pseudo-random and alignment encoded.
4. A wrap back test system as in claim 1 wherein said first switching circuit includes semiconductor switching devices, said first switching circuit being designed to maintain the direct current balance of the i/O interface core.
5. A wrap back test system as in claim 4 wherein said semiconductor switching devices are MOSFET transistors.
6. A wrap back test system as in claim 1 wherein said second switching circuit includes semiconductor switching devices, said second switching circuit being designed to maintain the direct current balance of the i/O interface core.
7. A wrap back test system as in claim 6 wherein said semiconductor switching devices are MOSFET transistors.
8. A wrap back test system as in claim 1 wherein said error analysis circuit is disposed in an in-core built-in self-test (BIST) and includes an error counter and and error trace buffer for determining and reporting the bit-error rate of the output test data as compared to the input test data.
10. A wrap back test system as in claim 9 wherein said i/O interface circuit core is a serializer/deserializer interface for converting alignment coded parallel formatted data to serial formatted data for transmission, and for converting serial formatted data to parallel formatted data for reception.
11. A wrap back test system as in claim 9 further comprising an in-core built-in self-test (BIST) means for providing said input test data to said transmitter input means, wherein said input test data is pseudo-random and alignment encoded.
12. A wrap back test system as in claim 9 wherein said first data switching means includes semiconductor switching devices, said first data switching means being designed to maintain the direct current balance of the i/O interface circuit core.
13. A wrap back test system as in claim 12 wherein said semiconductor switching devices are MOSFET transistors.
14. A wrap back test system as in claim 9 wherein said second data switching means includes semiconductor switching devices, said second data switching means being designed to maintain the direct current balance of the i/O interface circuit core.
15. A wrap back test system as in claim 14 wherein said semiconductor switching devices are MOSFET transistors.
16. A wrap back test system as in claim 9 wherein said error analysis means is disposed in a built-in self-test (BIST) means and includes an error counter and an error trace buffer for determining and reporting a bit-error rate of the output test data as compared to the input test data.
18. A wrap back test method as in claim 17 wherein said i/O interface core is a serializer/deserilizer i/O interface core.
19. A wrap back test method as in claim 17 wherein said step of asserting said wrap back test enable signal is initiated off-chip via a wrap back enable pin on the integrated circuit accessible off-chip.
20. A wrap back test method as in claim 17 wherein said comparing step is performed by an in-core built-in self-test (BIST) circuit, said BIST circuit includes an error counter and an error trace buffer for determining and reporting a bit-error rate of the output test data as compared to the input test data.

This application is being filed concurrently with the following applications, and these are incorporated herein by reference: U.S. patent application Ser. No. 08/596,816, filed on Feb. 5, 1996, to Ramamurthy, et al. for a FAST SYNCHRONIZATION METHOD; U.S. patent application Ser. No. 08/597,896, filed on Feb. 5, 1996, to Krishnan Ramamurthy, Ross MacTaggart and Francois Ducaroir for a HIGH SPEED PHASE LOCKED LOOP TEST METHOD AND MEANS; U.S. patent application Ser. No. 08/586,171, filed on Jan. 17, 1996, to John Daane for a METHOD FOR INTERLEAVING NETWORK TRAFFIC OVER SERIAL LINES; U.S. patent application Ser. No. 08/586,172, filed on Jul. 17, 1996, to Krishnan Ramamurthy, Rong Pan, and Francois Ducaroir for a SELF TEST OF CORE WITH UNPREDICTABLE LATENCY, now abandoned; U.S. patent application Ser. No. 08/586,174, filed on Jan. 17, 1996, to Krishnan Ramamurthy, Rong Pan, and Francois Ducaroir for a LOOP-BACK TEST SYSTEM AND METHOD, now U.S. Pat. No. 5,587,114; and U.S. patent application Ser. No. 08/596,174, filed on Feb. 5, 1996, to Krishnan Ramamurthy, Marc Miller Rong Pan and Francois Ducaroir for a PROGRAMMABLE SYNCHRONIZATION CHARACTER.

This invention relates to systems and methods for testing electronic circuits and, more particularly, to such systems and methods for on-chip wrap-back diagnostics of an integrated core input/output interface circuitry including serializer/deserializer I/O, analog/digital I/O, and high-speed telecommunications inverse multiplexor I/O.

Integrated circuits are becoming increasingly more complex as more core devices and supporting logic are integrated onto a single chip. This is driven, in part, from the need to provide increased functionality in less space, with lower power consumption and with higher bandwidths. These product performance requirements force integrated circuit designers to populate a single chip with several devices which may include controllers, memory blocks, processors, and various input/output (I/O) interfaces to provide a complex integrated circuit.

As an example, improvements in microprocessor performance has resulted in data transfer bandwidths that typically outpace I/O transfer rates. In the telecommunications industry, for example, high speed telecommunications data is converted into multiple low-speed T1 data paths for transmission and then reconverted to the high-speed data at the receiver. As another example, analogue signals are routinely converted to a digital signal, transmitted, and then reconverted back to the analog signal.

Similarly, parallel data I/O bus bottlenecks result in performance compromises in peripheral and network interfaces, and accordingly have spurred the development of high-speed serial transfer methods. Unlike conventional protocols where data is transferred over multiple conducting traces or wires, parallel data is converted into a high-speed, serial data stream. The serial data stream is typically converted back to parallel data be a deserializer at a receiving peripheral device for application with the particular logic in that device. Integration of such I/O interfaces as part of a complex integrated circuit on a single chip is consistent with proximally locating the serializer/deserializer I/O with the devices that are either transmitting or receiving the data, thus avoiding I/O bus bandwidth limitations and enabling higher data transfer rates. The integration of increasing numbers of functional devices onto a single chip and the resulting complex interconnectivity requirements of these devices with other devices on and off the chip has resulted in the integration of high-speed serializer/deserializer I/O interface cores or macrocells onto the chip containing the customers logic.

High levels of device integration onto a single chip, while reducing the chip count on a board, will increase the unit cost of the integrated circuit. This is principally due to lower manufacturing yields resulting from the increased process complexities associated with the manufacture of such highly integrated devices, as well as the yield impact attendant with the additional process steps required to fabricate these chips. Accordingly, it is well known that the likelihood of manufacturing defects increases as chip complexity increases. Core device tolerances become increasingly critical as the devices are packed closer together and are required to operate and interact at higher bandwidths. Deviation from these tolerances can cause defects in the chips resulting in lower process yields, increased screening of finished goods, resulting in higher per unit costs. Also, the additional process steps associated with the fabrication of these highly integrated circuits provide further opportunities for defects and thus increased cost due to lower manufacturing yields.

The high cost of manufacturing these complex integrated circuits makes it desirable, therefore, to identify product defects as early in the manufacturing process as possible, thus avoiding the expense of further processing an otherwise defective chip. Also, early manufacturing rejection of defective parts reduces the amount of screening required of the finished product. Accordingly, where an I/O interface is incorporated as a core device on an integrated circuit, it is desirable to test the I/O interface during the manufacture, or as shortly thereafter as possible, of the integrated circuit to determine if the I/O interface is operating to specification before additional time and money are expended to complete the fabrication of what might otherwise be a defective device, or to avoid costs associated with installation of a defective device onto a board.

Currently there are no commercially available testers capable of testing an embedded, high-speed I/O interface at the I/O interface design limits. Current testing devices and hardware are limited to data transfer rates of up to about 500 Mb/sec. Consequently, serializer/deserializer I/O interfaces capable of data transfer rates exceeding 500 Mb/sec cannot be tested to the limits of the I/O interface's data transfer rate performance specification on testers that are commercially available today. To compound the problem, merely testing the I/O interface at a commercially available tester's highest data transfer rate is not an acceptable solution because many high-speed I/O interface devices are incapable of operating at the relatively lower speeds limiting these testers. Further, even if the device could be tested at these lower data rates, such a test is not indicative of the integrity or quality of the I/O interface device since it is not being tested at its full operating data transfer rate. Accordingly, testing of embedded I/O interface devices using commercially available testers is not possible, and confirmation of the operability and performance of the embedded I/O is not possible until the chip on which the I/O is assembled is at least assembled at the board level, at which time any defect detected becomes more core costly to repair or replace.

Currently, wrapback testing of high-speed serializer/deserializer I/O interfaces cannot be performed within the I/O macrocell. Such testing may only be performed on nonintegrated I/O components where interconnectivity between the nonintegrated components permit such testing, or is performed in combination with either other chips on a completed card or as part of the entire communications system in which the card is component (such testing of components external to the serializer/deserializer I/O interface is more appropriately termed "loopback" testing). With this method of testing, it cannot be determined which chip on a card or which device on a chip is defective in the event a fault is detected. As a result, either the entire board is discarded or further testing is required in order to identify the defective board component so that it might be replaced. Such fault testing is not optimal in the sense that significant cost can be avoided if it can be determined that the I/O interface is defective early in the manufacture of the component chip containing the I/O interface core, or before assembly of that chip onto a board.

Accordingly, there is a need for on-chip diagnostics systems and methods for core I/O interface devices, including serializer/deserializer I/O interfaces, inverse multiplexer telecommunications interfaces, and analog/digital interfaces so that defects may be detected early during the manufacturing process.

Kovach et al., U.S. Pat. No. 5,043,931, teaches a wrap back diagnostic capability on analog-to-digital conversion systems, for example audio digitizing capture and playback adapter boards or cards. They teach a connector system on an I/O card having a first state wherein digital-to-analog converter (DAC) outputs are automatically, internal to the card, routed to corresponding analog-to-digital converter (ADC) inputs thereby closing a wrap loop whereupon automated DAC to ADC loop tests are performed. They also teach a second switching state which is provided automatically upon insertion of connector plugs (such as miniature audio plugs) into the connector system whereby the loop is broken and the DAC outputs and ADC inputs are made available externally to respective output and input connectors for normal operation of the card. Their system will detect board-level I/O faults only after the component chips have been fabricated and assembled onto the card. Their system does not provide for detecting defects in the I/O interface or other integrated core devices, thus precluding wrapback testing of the during manufacture of the I/O chip, or of an embedded I/O core in an integrated circuit prior to its assembly onto a circuit board.

Marshall, U.S. Pat. No. 5,274,668, teaches using the demodulator circuit of his invention as a component in a signal processing circuit. The signal processing circuit is shown as consisting of several integrated circuits including a digital transmitter-receiver integrated circuit as an additional board component. The digital transmitter-receiver integrated circuit is shown as having an internal feedback loop going from the output of the tansmitter to the input of the receiver. Data looped back from the transmitter is compared off-chip in a processor circuit with the original data. This test is unsuitable for the early detection of defects in the manufacturing process in a core I/O interface of an integrated cirecuit. As taught, this test scheme requires two separate integrated circuits. The signal comparison in this circuit is performed by a different, separate integrated circuit (the "processor") thus making possible the loop-back test only after the board has been assembled. Consequently, early manufacturing loop-back testing of the digital transmitter-receiver core cannot be performed during the manufacturing of the transmitter-receiver core since the additional processor integrated is required to perform the test.

Other wrap-back and loop-back diagnostic systems are typified by Barton et al., U.S. Pat. No. 5,343,4611. They describe a facility-level loop-back test, diagnostic and maintenance system having a digital transmission facility, transmission medium, and at least one microprocessor-based, full duplex facility loop-back diagnostics interface located at predetermined end-user locations within their system. Their system is intended to fault test an entire system, such as a local area network, wide area network, or telephone system. Their system fault testing will not identify faults up to the I/O interface circuit. A failed circuit within the I/O interface circuit will not be detected by this system or any other system wherein the loop-back or wrap back is performed off-chip and includes external elements such as transmission lines, wires, fiber-optic cable, other logic, and the like. In the event a fault was detected, these external elements would introduce uncertainty as to which element may have failed.

Other background art is directed to loop-back and wrap-back testing schemes of data communication systems whereby such testing does not interfere with the availability of the communications system. Casady et al., U.S. Pat. No. 4,908,819, is directed to a an integrated data voice multiplxer (IDVM) capable of simultaneously supporting loop-back and communication handshake protocols with no performance degradation. He shows a wide-area like network wherein data is transmitted using frequency shift keyed modulation of two or more carrier signals. The presence or absence of crrier signals is used to indicate a loop-back state. Their invention is directed to a completed, installed macro-system, and improves over Barton et al and the like, by providing for loop-back testing without interfering with the availability of the system.

There is a need to provide an on-chip self-test wrap-back test system in an I/O interface core of an integrated circuit to provide a means for fault testing the I/O interface circuit so that the defective I/O interface circuit may be identified as early as possible in the manufacturing process. Further, a wrap-back test within the I/O interface core of an integrated circuit is needed in order to provide resolution sufficient to identify an operational fault with the I/O interface in the event a system fault is determined to have occurred.

Objects:

It is among the objects of this invention to provide a wrapback self test system in an I/O interface device integrated into an integrated circuit to permit early detection of I/O interface defects during its manufacture, or prior to assembly of the integrated circuit onto a board, and to enable wrap-back fault detection at an intra-chip resolution.

It is another object of this invention to provide a method for performing wrap-back testing in an I/O interface circuit core integrated into an integrated circuit to permit early detection of I/O interface defects during its manufacture, or prior to assembly of the integrated circuit onto a board, and to enable wrap-back fault detection at an intra-chip resolution.

Still other objects, features, aspects and advantages of the present invention will become apparent from the following Summary and Detailed Description of the present invention, when taken in conjunction with the accompanying drawings.

Summary:

This invention is directed to on-chip diagnostics, including wrap-back testing of an embedded I/O interface macrocell or core on an integrated circuit. A core is defined as a fully defined, optimized, and reusable block of logic, which supports industry-standard functionality, and has predefined timing and layout. The integrated circuit may consist of a plurality of core devices or it may be as simple as at least one I/O interface circuit. A wrap-back test is defined as a performance test of a portion of the core domain. Data is diverted entirely within the core domain for the purpose of ascertaining the proper functioning of predetermined blocks or sections of the core. Proper performance of these sections is determined by comparing the integrity of the wrapped-back test data with the original test data. A wrap-back test typically intercepts test data and routes it to the output of the core prior to subjecting the test data to all of the functional elements of the core.

Any I/O interface which chances the attributes of the data being transmitted may benefit from the wrapback system and method of this application. By way of example and not by limitation, the system and method of this invention may be applied to inverse multiplexers commonly used in the telecommunications industry to wrap back the high speed test data before it is multiplexed to the separate T1 channels, or in analog/digital I/Os to wrap back just the analog portion of the I/O.

By way of illustration and not by limitation, the wrap-back system and method of this invention is exemplified by application to a fill-duplex transceiver I/O core having a serializer/deserializer I/O interface. In this embodiment, parallel data is received into a serializer portion of the I/O core where it is serialized, stored in a transmit buffer, and exits the transmit buffer as serial data at a data rate equal to the product of the width of the parallel stream and the parallel data rate. The receiver portion of the I/O interface receives serial data into a receive buffer, directs the stored data into a deserializer where it is converted to parallel data, the parallel data is directed into a data alignment unit (DAU) where a reference clock signal is extracted from the serial data, and the parallel data is realigned and synchronized with the reference clock. This I/O interface core may be integrated as a core device on an integrated circuit having other core logic from which I/O parallel data is generated or applied, or it may be integrated as a core device on an integrated circuit either as a stand-alone I/O circuit or as an array of such I/O devices.

In the wrap-back mode, a wrap-back request is asserted to the I/O core causing parallel test data entering the transmitter serializer to be diverted, prior to being serialized, directly to the DAU. The parallel test data exiting the DAU is compared to the original parallel test data that was supplied to the transmit serializer. Test data may be supplied to the transmitter portion of the I/O interface either externally or by test data stored in a built-in self-tester (BIST). The BIST may optionally provide an error output signal to indicate when the sent and received data do not match, and an error counter and error trace buffer may be used to help identify the nature of the error and the bit-error rate. The output of the error counter and error trace buffer may be made available by means of a dedicated output bus.

A feature of this invention is that the wrap-back test is performed on the digital portion of the I/O circuit, while the analogue portions (the serializer and the deserializer) are bypassed. Further, the analogue portions may be powered down or powered-up depending upon the nature of the wrap-back test performed.

A feature of the fully self-contained wrap-back test of this invention is that it allows for the capability of testing the I/O core in an integrated circuit prior to completion of the chip manufacturing process, or shortly thereafter and prior to assembly of the chip onto a board. This capability not only avoids the added cost of having to repair or reject an entire board, but also allows testing of the I/O circuits at the design data transfer rate. By having the ability to perform a totally on-chip wrap-back test to test the I/O core, chips having defective I/O interfaces may be rejected relatively early in the manufacturing process. This not only avoids the time and costs associated with the later screening of finished goods, but also reduces the overhead associated with the further manufacture of defective product, including additional process and test equipment and machine operators.

An additional advantage of the on-chip wrap-back test of this invention is that the wrap-back inputs may be taken off-chip, thus allowing external logic to enable the core's parallel wrapback mode. Since test data may be supplied either internally as pseudo-random data, or externally, the test is at the full operational bandwidth of the I/O interface. This ability to request a wrap-back test of the I/O interface is permitted by making accessable the wrap-back request inputs of the core as available pins on the integrated circuit.

As high-speed serial communications becomes more prevalent, particularly in backplane connectivity in systems with multiple boards, in chip-to-chip connectivity on the same board, and in core-to-core connectivity between devices on the same chip, the current wrap-back tests as described in the background art beome inadequate. Diagnostic tests which merely identify faults relating to communication elements external to the system, such as transmission cables and remote terminals, do not have the required resolution to isolate faults within the system such as between boards, between chips, or between core devices within a chip. Given the complexity of the chips, boards and systems currently in use today, loop-back tests and wrap-back tests capable of providing such resolution are desirable for intra-system diagnostics. The capability of accessing the wrap-back test mode of the I/O core is desirable, for example, where the integrated circuit containing the I/O interface having the on-chip wrap-back test of this invention has been placed in service and such a test becomes necessary as part of a maintenance protocol to identify faults to a chip-level or intra-level resolution.

The invention is illustrated by reference to the drawings, in which:

FIG. 1 shows a system block diagram of a typical integrated circuit having an I/O serializer/deserializer interface core integrated thereon;

FIG. 2 illustrates the interconnectivity of two integrated circuits each having an I/O serializer/deserializer interface core integrated thereon;

FIG. 3 is a block diagram of an I/O serializer/deserializer interface core incorporating the wrap-back system of this invention; and

FIG. 4 is block diagram of a preferred embodiment of the wrap-back system of this invention.

The following detailed description illustrates the invention by way of example, not by way of limitation of the principles of the invention. This description will clearly enable one skilled in the art to make and use the invention, and describes several embodiments, adaptations, variations, alternatives and uses of the invention, including what we presently believe is the best mode of carrying out the invention.

FIG. 1 is a system block diagram showing an I/O interface core 1 integrated with other logic devices 2 on an integrated circuit chip 3. Parallel data 4 from other integrated logic devices 2 is received by the transmitter portion 5 of the I/O interface core 1, is converted to serial form, and exits the transmitter portion 5 as serial data 6 for serial communication with off-chip external elements. Although, the parallell data shown is ten bits wide to aid in preserving the direct current balance of the circuit, it is understood that the parallel data can be of any width for purposes of the wrap back test.

Serial data 7 is received by the receiver portion 8 of the I/O interface and is converted into parallel data 9, and the alignment pattern and reference clock signal is extracted. The reconverted parallel data is aligned and exits the receiver portion 8 for parallel communication with the other integrated logic devices 2. FIG. 2 shows two integrated circuits 3, 3' having an I/O interface core 1, 1' integrated into each chip, in serial communication with one another. The transmission means 10 includes wire, fiber optics, microwaves, and the like. The customer logic 2, 2' may be a single core device or be comprised of a plurality of core devices operatively connected with one another and to the I/O interface to provide a specific application or function.

FIG. 3 is a core block diagram of an I/O circuit embodying the wrap-back system of this invention. During normal operation alignment pattern encoded parallel data from either other core devices on the chip, or from an external device is clocked into the serializer portion 11 of the transmitter portion 5 of the I/O interface 1, the clock signal being provided by the clock generator 14. The serial data is conveyed to the transmit output buffer 15 where it is then transmitted as a transmit serial data pair 6, for receipt by a serial data receiver.

Incoming serial data is received as a receive serial pair 7 and is directed into a serial data input buffer. The serial data is moved from the buffer into a deserializer 12 where it is converted to parallel data, and the embedded alignment pattern is recovered in the data and Clock Recovery Unit 17. The parallel data is aligned with the recovered alignment pattern in a Data Alignment Unit and exits the I/O core as synchronized parallel data 4.

The parallel data wrap-back mode wraps alignment pattern encoded parallel data from the tranmitter prior to serialization of the data to the receiver. This mode permits testing the functionality of all but the serializer and deserializer portions of the core, that is, all of the digital portion and some of the analog portion of the core are tested. Referring to FIG. 3, to initiate the wrap-back test mode, a request for wrap-back test is asserted from off-chip to generate a wrapback test request signal 22. Pseudo-random or other alignment pattern encoded parallel test data may be supplied from off-chip or alternately, the parallel test data may be supplied on-chip by a built-in self test (BIST) unit 20. An internal wrap-back switching circuit 23 redirects the test parallel data, prior to the data being serialized, via traces 24 to the DAU 18. The switching circuit 23 may be of any type designed to shunt the parallel data to the DAU. Such designs are known by persons skilled in electronic circuit design. The devices used in the circuit include FET, bipolar, or other semiconductor device combinations also known by those of skill in the art. The switching circuit is designed to ensure a D.C. balance in the circuit. The test parallel data is compared to the original input test data 9 to determine the bit error rate of the digital portions of the I/O core interface circuit.

In the I/O interface, during the wrap-back test, the DAU 18 must be made unavailable to any deserialized data received by the receiver during wrap-back test mode. Accordingly, provision must be made to lock out the received, reconverted data so long as the wrap back test input data is being shunted directly into the DAU 18. The parallel data 4 exiting the DAU 18 with the test parallel data so that they might be compared for error analysis. Although not shown, the BIST unit may contain an error counter and and error trace buffer. These devices would determine the bit-error rate and characterize the error type or source. The results of the analysis may be accessed externally via an error report bus.

FIG. 4 is a systems diagram of a wrap back system wherein parallel data 9 enters the transmitter input stage 25 of the transmitter section of the serializer 11. While FIG. 4 shows 20 bit wide parallel input data, it is understood that the width of the parallel data may be of any length. When the wrap back signal is asserted, the input parallel data 9 or a portion thereof is shunted from the transmitter input stage 25 prior to the data being serialized. The shunted data, or wrapdata 26, is directed to a switching ciruit 27 wherein, upon assertion of the wrapback request signal 22, deserialized parallel data 28 from the deserializer is shunted off, and the wrapdata 26 is directed into the data alignment unit 18. The switching circuit 27 may of any type designed to shunt the parallel wrap data to the DAU while turning off the parallel data from the deserializer. Such designs are known by persons skilled in electronic circuit design. The devices used in the circuit include FET, bipolar, or other semiconductor devices or combinations also known by those of skill in the art, suitable to perform the required function, and to ensure a D.C. balance in the circuit. The encoded alignment pattern is extracted from the wrap data and the wrapdata is aligned and synchronized with an alignment pattern 29. The aligned parallel data is then compared to the original input parallel data 9. An optional bit error report may be obtained from the BIST 20.

Although the present invention described herein and above are preferred embodiments, it is understood that after having read the above description, various alternatives will become apparent to those persons skilled in the art. For example, the wrap back system and method of this invention may be used in any integrated I/O device having both a transmitter and a receiver in the same macrocell or core, and where input data is converted from a first format to provide output data at a second for output, and where data is received in the second format and reconverted to the first format. Accordingly, the wrap back system and method of this invention may be used in analog/digital to digital/analog I/Os, and in telecommunications inverse multiplexer I/Os. We therefore wish our invention to be defined by the scope of the appended claims as broadly as the prior art will permit, and in view of the specification and drawings.

Pan, Rong, Ducaroir, Francois, Ramamurthy, Krishnan

Patent Priority Assignee Title
10210128, Jan 28 2015 Hewlett-Packard Development Company, L.P. Redirection of lane resources
10855413, Feb 02 2001 RAMPART ASSET MANAGEMENT, LLC Method and apparatus for evaluating and optimizing a signaling system
6208621, Dec 16 1997 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Apparatus and method for testing the ability of a pair of serial data transceivers to transmit serial data at one frequency and to receive serial data at another frequency
6331999, Jan 15 1998 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Serial data transceiver architecture and test method for measuring the amount of jitter within a serial data stream
6341142, Dec 16 1997 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Serial data transceiver including elements which facilitate functional testing requiring access to only the serial data ports, and an associated test method
6385236, Oct 05 1998 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Method and Circuit for testing devices with serial data links
6449576, Mar 29 2000 International Business Machines Corporation Network processor probing and port mirroring
6629274, Dec 21 1999 INTEL CORPORATION, A CORP OF DELAWARE Method and apparatus to structurally detect random defects that impact AC I/O timings in an input/output buffer
6760873, Sep 28 2000 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Built-in self test for speed and timing margin for a source synchronous IO interface
6788743, Oct 11 2000 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Modulation of a primary data channel reference clock to form a separate data communication channel
6834367, Dec 22 1999 International Business Machines Corporation Built-in self test system and method for high speed clock and data recovery circuit
7093172, Aug 07 2002 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED System and method for determining on-chip bit error rate (BER) in a communication system
7099278, Aug 10 2001 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Line loop back for very high speed application
7111208, Oct 02 2002 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD On-chip standalone self-test system and method
7191371, Apr 09 2002 GLOBALFOUNDRIES U S INC System and method for sequential testing of high speed serial link core
7216269, Jan 09 2002 Renesas Electronics Corporation Signal transmit-receive device, circuit, and loopback test method
7275195, Oct 03 2003 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD Programmable built-in self-test circuit for serializer/deserializer circuits and method
7343535, Feb 06 2002 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD Embedded testing capability for integrated serializer/deserializers
7358109, Sep 19 2003 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Surface emitting laser package having integrated optical element and alignment post
7363402, Jan 12 2004 PALO ALTO NETWORKS, INC Data communications architecture employing parallel SERDES channels
7413917, Jul 01 2005 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Integrated optics and electronics
7422929, Sep 19 2003 BROADCOM INTERNATIONAL PTE LTD Wafer-level packaging of optoelectronic devices
7436777, Jan 12 2004 Hewlett-Packard Development Company, L.P.; HEWLETT-PACKARD DEVELOPMENT COMPANY, L P Failed link training
7444558, Dec 31 2003 Intel Corporation Programmable measurement mode for a serial point to point link
7472318, Aug 07 2002 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD System and method for determining on-chip bit error rate (BER) in a communication system
7486121, Jan 15 2003 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED System and method for generating two effective frequencies using a single clock
7489643, Sep 14 2004 Cisco Technology, Inc. Increased availability on routers through detection of data path failures and subsequent recovery
7502266, Aug 31 2006 Hynix Semiconductor Inc. Semiconductor memory device
7520679, Sep 19 2003 BROADCOM INTERNATIONAL PTE LTD Optical device package with turning mirror and alignment post
7529975, Mar 31 2008 International Business Machines Corporation Method for testing processor subassemblies
7589540, Jan 31 2006 Samsung Electronics Co., Ltd. Current-mode semiconductor integrated circuit device operating in voltage mode during test mode
7606253, Jan 12 2004 Hewlett Packard Enterprise Development LP Successful transactions
7613125, Dec 28 2005 WSOU Investments, LLC Method and apparatus for temporal alignment of multiple parallel data streams
7613958, Jan 12 2004 Hewlett Packard Enterprise Development LP Error detection in a system having coupled channels
7624213, Feb 11 2005 Hewlett Packard Enterprise Development LP Passing identification information
7650553, Sep 30 2005 SOCIONEXT INC Semiconductor integrated circuit apparatus and interface test method
7672222, Jan 12 2004 Hewlett Packard Enterprise Development LP Link failures
7697348, Aug 31 2006 Hynix Semiconductor Inc. Semiconductor memory device
7721159, Feb 11 2005 Hewlett Packard Enterprise Development LP Passing debug information
7853843, Oct 26 2006 VIA Technologies Inc. Method and system for testing chips
8069378, Feb 02 2001 RAMPART ASSET MANAGEMENT, LLC Method and apparatus for evaluating and optimizing a signaling system
8107245, Apr 02 2004 Oracle America, Inc Proximity active connector and cable
8125259, Jan 03 2008 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Duty cycle distortion (DCD) jitter modeling, calibration and generation methods
8243614, Mar 07 2008 Honeywell International Inc.; Honeywell International Inc Hardware efficient monitoring of input/output signals
8599846, Aug 13 2002 Cisco Technology, Inc. Communicating in voice and data communications systems
8649736, Jul 06 2009 EM Microelectronic-Marin SA Operation test method for a circuit for transmitting and receiving signals
8694839, Oct 26 2006 VIA Technologies Inc. Method and system for testing chips
8756469, Feb 02 2001 RAMPART ASSET MANAGEMENT, LLC Method and apparatus for evaluating and optimizing a signaling system
8812918, Feb 02 2001 RAMPART ASSET MANAGEMENT, LLC Method and apparatus for evaluating and optimizing a signaling system
8812919, Feb 02 2001 RAMPART ASSET MANAGEMENT, LLC Method and apparatus for evaluating and optimizing a signaling system
9203598, May 23 2011 Intel Corporation Asymmetric link for streaming applications
9356743, Feb 02 2001 RAMPART ASSET MANAGEMENT, LLC Method and apparatus for evaluating and optimizing a signaling system
Patent Priority Assignee Title
4048445, Aug 09 1974 L.M. Ericsson Pty. Ltd. Method for through connection check in digital data system
4071887, Oct 30 1975 Motorola, Inc. Synchronous serial data adaptor
4271513, May 19 1978 Nippon Telegraph & Telephone Corporation Method and apparatus for carrying out loopback test
4308472, Dec 03 1979 AG COMMUNICATION SYSTEMS CORPORATION, 2500 W UTOPIA RD , PHOENIX, AZ 85027, A DE CORP Clock check circuit
4402075, Jul 02 1980 Societe Anonyme de Tele Communication Step-by-step remote locating system for repeaters in a PCM link
4419633, Dec 29 1980 Rockwell International Corporation Phase lock loop
4486739, Jun 30 1982 International Business Machines Corporation Byte oriented DC balanced (0,4) 8B/10B partitioned block transmission code
4529979, Sep 07 1981 Hitachi, Ltd. Remote return loop control in a data transmission system
4564933, Sep 15 1982 STC plc Supervision of digital transmission systems
4573017, Jan 03 1984 Motorola, Inc. Unitary phase and frequency adjust network for a multiple frequency digital phase locked loop
4575841, May 26 1982 Telefonaktiebolaget LM Ericsson Method and apparatus for through-connection testing in a digital telecommunication network
4575864, Mar 07 1983 E-Systems, Inc. Digital programmable packet switch synchronizer
4613979, May 03 1984 Zenith Electronics Corporation Continuous, automatic reset of synchronous data receiver upon detection of loss of sync
4631719, Apr 13 1984 ALCATEL NETWORK SYSTEM INC Channel looping apparatus for failure analysis
4675886, Aug 17 1984 SOCIETE ANONYME DITE: COMPAGNIE INDUSTRIELLE DES TELECOMMUNICATIONS CIT-ALCATEL Frame synchronization device
4748623, Jun 18 1986 Fujitsu Limited Frame synchronizing circuit
4751469, May 23 1986 Hitachi Ltd.; Hitachi Video Eng. Inc. Phase coincidence detector
4806878, Sep 18 1985 CANADIAN IMPERIAL BANK OF COMMERCE, AS SECURED PARTY Phase comparator lock detect circuit and a synthesizer using same
4908819, Jun 08 1987 Seiscor Technologies, Inc. Integrated data voice multiplexer supporting handshake and loop-back protocols
4920546, Mar 31 1987 Fujitsu Limited Frame synchronizing apparatus
4975916, Jul 26 1988 International Business Machines Corporation; INTERNATIONAL BUSINESS MACHINES CORPORATION, ARMONK, NEW YORK 10504 A CORP OF NY Character snychronization
4979185, Oct 30 1989 Texas Instruments Incorporated High speed serial data link
4988901, Apr 15 1988 Sharp Kabushiki Kaisha Pulse detecting device for detecting and outputting a pulse signal related to the slower frequency input pulse
5010559, Jun 30 1989 SGS-THOMSON MICROELECTRONICS, INC , A CORP OF DE System for synchronizing data frames in a serial bit stream
5025458, Oct 30 1989 International Business Machines Corporation Apparatus for decoding frames from a data link
5028813, May 06 1988 Heidelberger Druckmaschinen AG Device for monitoring a clock signal
5040195, Dec 20 1988 Sanyo Electric Co., Ltd.; Tottori Sanyo Electric Co., Ltd. Synchronization recovery circuit for recovering word synchronization
5043931, Jun 19 1989 International Business Machines Corporation Wrap test system and method
5052026, Feb 07 1989 Harris Corporation Bit synchronizer for short duration burst communications
5088112, Jun 30 1988 Nokia Siemens Networks Oy Interface unit
5111451, Oct 27 1989 Cirrus Logic, INC Method and apparatus for synchronizing an optical transceiver over a full duplex data communication channel
5126690, Aug 08 1991 International Business Machines Corporation; INTERNATIONAL BUSINESS MACHINES CORPORATION A CORP OF NEW YORK Phase locked loop lock detector including loss of lock and gain of lock detectors
5159279, Nov 27 1990 Naxos Data LLC Apparatus and method for detecting out-of-lock condition in a phase lock loop
5180993, Jan 15 1990 Telefonaktiebolaget L M Ericsson Method and arrangement for frequency synthesis
5200979, Jun 06 1991 Nortel Networks Limited High speed telecommunication system using a novel line code
5251217, Oct 09 1990 U S PHILIPS CORPORATION Time-division multiplex information transmission system having a variable structure
5265089, Jan 30 1990 NEC Corporation Loopback test circuit
5268652, Oct 04 1991 Alcatel Cit Circuit for detecting locking of a digital phase locked loop
5274668, Apr 04 1990 Bodenseewerk Geratetechnik GmbH Integrated circuit demodulator component
5299236, Nov 13 1992 TOSHIBA AMERICA INFORMATION SYSTEMS, INC System and method for obtaining and maintaining synchronization of a demodulated signal
5301207, Apr 03 1992 Integrated Network Corporation Test apparatus and process for digital data service system
5327103, Jul 02 1992 Apple Inc Lock detection circuit for a phase lock loop
5337306, Aug 30 1991 Adtran Corporation Digital tandem channel unit interface for telecommunications network
5343461, Aug 27 1991 Ameritech Services, Inc. Full duplex digital transmission facility loop-back test, diagnostics and maintenance system
5353250, Dec 09 1991 Texas Instruments Inc. Pin programmable dram that provides customer option programmability
5379409, Mar 27 1990 Kabushiki Kaisha Toshiba Apparatus for remotely operating computer system
5398270, Mar 11 1992 Samsung Electronics Co., Ltd. Data coincidence detecting circuit
5448571, Apr 26 1994 HITACHI GLOBAL STORAGE TECHNOLOGIES NETHERLANDS B V ; MARIANA HDD B V Method and apparatus for determining byte synchronization within a serial data receiver
5473758, Aug 31 1992 Microchip Technology Incorporated; MICROCHIP TECHNOLOGY INCORPORATED A CORPORATION OF DELAWARE System having input output pins shifting between programming mode and normal mode to program memory without dedicating input output pins for programming mode
5481543, Mar 16 1993 Sony Corporation Rational input buffer arrangements for auxiliary information in video and audio signal processing systems
5550802, Nov 02 1992 National Semiconductor Corporation Data communication network with management port for isochronous switch
5559854, Sep 20 1993 Fujitsu Limited Subscriber's line testing apparatus
5577039, Jun 07 1995 SAMSUNG ELECTRONICS CO , LTD System and method of signal transmission within a plesiochronous digital hierarchy unit using ATM adaptation layers
///////////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jan 17 1996LSI Logic Corporation(assignment on the face of the patent)
Mar 25 1996PAN, RONGLSI Logic Corporation CORRECTIVE ASSIGNMENT TO CORRECT NAME OF RECEIVING PARTY PREVIOUSLY RECORDED AT REEL 7988, FRAME 0619 0081820299 pdf
Mar 25 1996DUCAROIR, FRANCOISLSI Logic Corporation CORRECTIVE ASSIGNMENT TO CORRECT NAME OF RECEIVING PARTY PREVIOUSLY RECORDED AT REEL 7988, FRAME 0619 0081820299 pdf
Mar 25 1996PAN, RONGLIS Logic CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0079880619 pdf
Mar 25 1996DUCAROIR, FRANCOISLIS Logic CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0079880619 pdf
Apr 26 1996RAMAMURTHY, KRISHNANLIS Logic CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0079880619 pdf
Apr 26 1996RAMAMURTHY, KRISHNANLSI Logic Corporation CORRECTIVE ASSIGNMENT TO CORRECT NAME OF RECEIVING PARTY PREVIOUSLY RECORDED AT REEL 7988, FRAME 0619 0081820299 pdf
Apr 06 2007LSI Logic CorporationLSI CorporationCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0331020270 pdf
May 06 2014Agere Systems LLCDEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0328560031 pdf
May 06 2014LSI CorporationDEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0328560031 pdf
Aug 14 2014LSI CorporationAVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0353900388 pdf
Feb 01 2016DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTAgere Systems LLCTERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS RELEASES RF 032856-0031 0376840039 pdf
Feb 01 2016DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTLSI CorporationTERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS RELEASES RF 032856-0031 0376840039 pdf
Feb 01 2016AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD BANK OF AMERICA, N A , AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0378080001 pdf
Jan 19 2017BANK OF AMERICA, N A , AS COLLATERAL AGENTAVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS0417100001 pdf
Date Maintenance Fee Events
Oct 07 2002M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Feb 09 2007M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Apr 10 2008ASPN: Payor Number Assigned.
Apr 10 2008RMPN: Payer Number De-assigned.
Mar 18 2011M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Sep 21 20024 years fee payment window open
Mar 21 20036 months grace period start (w surcharge)
Sep 21 2003patent expiry (for year 4)
Sep 21 20052 years to revive unintentionally abandoned end. (for year 4)
Sep 21 20068 years fee payment window open
Mar 21 20076 months grace period start (w surcharge)
Sep 21 2007patent expiry (for year 8)
Sep 21 20092 years to revive unintentionally abandoned end. (for year 8)
Sep 21 201012 years fee payment window open
Mar 21 20116 months grace period start (w surcharge)
Sep 21 2011patent expiry (for year 12)
Sep 21 20132 years to revive unintentionally abandoned end. (for year 12)