A bit line sense amplifier overdriving method includes a step for reaching a bit line data signal to a full swing level by driving the sense amplifiers in accordance with an overdriving voltage in an overdriving pulse interval, when an overdriving pulse signal is generated at points in which the sense amplifiers are enabled and disabled in a data read operation and a data write operation. The method maintains a sufficiently long refresh interval during a refresh operation.
|
1. A method of overdriving a bit line of a memory device during one of reading and writing operations, the method comprising the steps of:
activating a word line of the memory device; enabling a sense amplifier; applying a first overdrive signal of a first prescribed pulse width to a sense amplifier driver when the sense amplifier is enabled; disabling the sense amplifier; applying a second overdrive signal of a second prescribed pulse width to the sense amplifier driver when the sense amplifier is disabled, wherein the bit line is overdriven to a full swing level during application of the first and second overdrive signals.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
|
1. Field of the Invention
The present invention relates to a sense amplifier overdriving method, and more particularly to an improved sense amplifier overdriving method for entirely restoring a bit line during a read and write operation, by overdriving a sense amplifier at a disable point as well as at an enable point thereof.
2. Description of the Prior Art
In a conventional sense amplifier, a PMOS transistor is provided with a relatively small current driving capacity compared to an NMOS transistor, but the size thereof is approximately two times larger than that of NMOS transistor.
In recent years, an ever increasing DRAM capacity has significantly decreased a chip size, and a PMOS transistor provided in a sense amplifier has accordingly decreased down to a size similar to that of NMOS transistor. As a result, a data driving characteristic of a PMOS transistor has been deteriorated, for thereby generating an undesired high bit line data signal amplified in a sense amplifier, and there is further employed a sense amplifier overdriving method for overdriving a sensing data at an enable point of the sense amplifier.
With reference to FIG. 1 illustrating a schematic circuit diagram for a general semiconductor memory structure, a pair of sense amplifiers 12, 13 are disposed above and below a memory cell 11, respectively. On corresponding sides of the respective sense amplifiers 12, 13 there are disposed sense amplifier drivers 14-17 for driving the sense amplifiers in accordance with an over drive pulse signal ODP.
As shown in FIG. 2, a sense amplifier controller 18 outputs a sense amplifier enable signal SAEN in accordance with an active row address strobe signal RAS, and an over drive pulse generator 19 outputs an over drive pulse signal ODP in accordance with the sense amplifier enable signal SAEN.
As further shown in FIG. 3A, when a word line WL becomes activated in a read operation, a cell charge (data) connected to the word line WL selected from the memory cell 11 comes to be loaded on a corresponding bit line, for thereby forming a potential difference between bit lines BL, /BL.
At this time, when a sense amplifier enable signal SAE is inputted in a state in which the potential difference is less than a minimal potential difference Vmin for reading normal data, the sense amplifier tends to output an invalid data signal.
Therefore, when the sense amplifier controller 18 outputs sense amplifier enable signal SAEN as shown in FIG. 3B in accordance with a row address strobe signal RAS, the over drive pulse generator 19 outputs the over drive pulse signal ODP as shown in FIG. 3C at a point in which the sense amplifier becomes enabled in accordance with the sense amplifier enable signal SAEN.
As a result, in an overdriving interval as shown in FIG. 3D, the sense amplifier drivers 14-17 drive the respective sense amplifiers 12, 13 using an overdriving voltage Vb, for thereby causing the sense amplifier to output a valid data signal.
Also, in a write operation, as shown in FIG. 4A, when a word line WL becomes activated, the sense amplifiers in the sense amplifier controller 18 respectively sense the data signal in accordance with the sense amplifier enable signal SAEN as shown in FIG. 4B, whereby the sensed data signal as shown in FIG. 4C comes to be written in the memory cell 11 through a corresponding bit line.
That is, an overdriving operation of the conventional bit line sense amplifier is carried out only when a sense amplifier becomes enabled in a data read operation.
However, since the conventional overdriving method is applied to read data, the bit line data signal in a data write operation does not reach a full swing level until the word line becomes disabled.
Further, an incomplete data signal that has not reached the full swing level becomes stored in a memory cell capacity, for thereby shortening a refresh interval during a refresh operation.
Accordingly, it is an object of the present invention to provide a sense amplifier overdriving method for a complete data signal in a cell capacitor by directing a bit line data signal to a full swing level in accordance with an overdriving of a sense amplifier in respective points in which the sense amplifier becomes enabled and disabled.
To achieve the above-described object, a bit line sense amplifier overdriving method according to the present invention characterized in a semiconductor memory device structure in which a pair of sense amplifier units are respectively disposed above and below a memory cell, and a plurality of sense amplifier drivers for driving sense amplifiers in accordance with an overdrive pulse signal are respectively disposed on a corresponding side of each of the sense amplifier units, includes a step for reaching a bit line data signal to a full swing level by driving the sense amplifiers in accordance with an overdriving voltage in an overdriving pulse interval, when an overdriving pulse signal is generated at points in which the sense amplifiers are enabled and disabled in a data read operation and a data write operation.
The present invention will become more clearly understood with reference to the accompanying drawings given only by way of illustrations and thus not limited to the present invention, wherein:
FIG. 1 is a schematic circuit diagram of a general semiconductor memory device structure;
FIG. 2 is a block diagram illustrating a generation path of an overdriving pulse generator;
FIGS. 3A through 3D are timing diagrams with regard to input/output wave forms illustrating an overdriving in a data read operation in FIG. 1;
FIGS. 4A through 4C are timing diagrams illustrating input/output wave forms in a data write operation in FIG. 1;
FIGS. 5A through 5D are timing diagrams illustrating input/output wave forms in a data read operation in FIG. 1 according to the present invention; and
FIGS. 6A through 6D are timing diagrams illustrating input/output wave forms in a data write operation in FIG. 1 according to the present invention.
The bit line sense amplifier overdriving method according to the present invention is accomplished in a general semiconductor memory device structure as shown in FIG. 1.
First, in a read operation, when a word line WL becomes activated as shown in FIG. 5A, the cell charge (data) connected to the word line selected from the memory cell 11 becomes loaded in a corresponding bit line, and accordingly there is formed a potential difference between bit lines BL, /BL.
An overdriving pulse generator 19 outputs an over drive pulse signal ODP as shown in FIG. 5C in respective points in which the sense amplifier becomes enabled and disabled, in accordance with a sense amplifier enable signal SAEN outputted from the sense amplifier controller 18, as shown in FIG. 5B.
Therefore, in an overdriving interval as shown in FIG. 5D, the sense amplifier drivers 14-17 respectively serve to drive the sense amplifier to an overdriving voltage Vb, whereby respective sense amplifiers in sense amplifier units 12, 13 output a valid data signal.
Also, in a read operation, when the word line WL as shown in FIG. 6A becomes activated, the overdrive pulse generator 19 outputs an overdrive pulse signal ODP as shown in FIG. 6C when the sense amplifier becomes enabled and disabled, in accordance with the sense amplifier enable signal SAEN as shown in FIG. 6B.
The sense amplifier drivers 14-17 serve to drive the sense amplifier using the overdriving voltage Vb in an overdriving interval, so that when the word line becomes disabled as shown in FIG. 6D, the bit line data comes to reach a full swing level.
As a result, a complete data signal that has reached the full swing level becomes stored in a memory cell capacitor.
As described above, the present invention overdrives the sense amplifier at points in which the sense amplifier becomes enabled and disabled so as to reach a bit line data signal to a full swing level, for thereby outputting a valid data signal in a data write operation.
Further, in a data read operation, a complete data signal becomes stored in a cell capacitor, for thereby maintaining a sufficiently long refresh interval during a refresh operation.
Still further, the present invention enables the bit line data signal to reach a full swing level in a data read and write operation by overdriving the entire sense amplifiers at points in which the respective sense amplifiers become enabled and disabled.
Patent | Priority | Assignee | Title |
6466499, | Jul 11 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM sense amplifier having pre-charged transistor body nodes |
6618308, | Jul 11 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM sense amplifier having pre-charged transistor body nodes |
7158423, | Jun 22 2004 | Samsung ′Electronics Co., Ltd.; SAMSUNG ELECTRONICS CO , LTD | Semiconductor memory device and array internal power voltage generating method thereof |
7379378, | Mar 31 2005 | Hynix Semiconductor Inc. | Over driving control signal generator in semiconductor memory device |
7492645, | Sep 29 2005 | Hynix Semiconductor Inc. | Internal voltage generator for semiconductor memory device |
7499350, | Dec 27 2006 | Hynix Semiconductor Inc. | Sense amplifier enable signal generator for semiconductor memory device |
7535777, | Sep 29 2005 | Hynix Semiconductor, Inc. | Driving signal generator for bit line sense amplifier driver |
7573755, | Dec 08 2006 | Hynix Semiconductor Inc. | Data amplifying circuit for semiconductor integrated circuit |
7583548, | Oct 12 2006 | Hynix Semiconductor Inc. | Semiconductor memory apparatus for allocating different read/write operating time to every bank |
7622962, | Dec 07 2006 | Hynix Semiconductor Inc. | Sense amplifier control signal generating circuit of semiconductor memory apparatus |
7633822, | Nov 23 2006 | Hynix Semiconductor Inc. | Circuit and method for controlling sense amplifier of a semiconductor memory apparatus |
7746714, | Feb 23 2007 | Hynix Semiconductor, Inc. | Semiconductor memory device having bit-line sense amplifier |
7961537, | Aug 14 2007 | Hynix Semiconductor Inc. | Semiconductor integrated circuit |
8339872, | Sep 30 2009 | Hynix Semiconductor Inc. | Semiconductor memory apparatus and method of driving bit-line sense amplifier |
Patent | Priority | Assignee | Title |
5404327, | Jun 30 1988 | Texas Instruments Incorporated | Memory device with end of cycle precharge utilizing write signal and data transition detectors |
5561630, | Sep 28 1995 | International Business Machines Coporation; Kabushiki Kaisha Toshiba | Data sense circuit for dynamic random access memories |
5708616, | Jul 06 1995 | SAMSUNG ELECTRONICS CO , LTD | Low noise sense amplifier control circuits for dynamic random access memories and related methods |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 16 1997 | LEE, JAE-GOO | LG SEMICON CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008806 | /0668 | |
Oct 16 1997 | JUN, YOUNG-HYUN | LG SEMICON CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008806 | /0668 | |
Oct 28 1997 | LG Semicon Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jan 04 2001 | ASPN: Payor Number Assigned. |
Mar 17 2003 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 16 2007 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 11 2010 | ASPN: Payor Number Assigned. |
Jan 11 2010 | RMPN: Payer Number De-assigned. |
Feb 22 2011 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 12 2002 | 4 years fee payment window open |
Apr 12 2003 | 6 months grace period start (w surcharge) |
Oct 12 2003 | patent expiry (for year 4) |
Oct 12 2005 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 12 2006 | 8 years fee payment window open |
Apr 12 2007 | 6 months grace period start (w surcharge) |
Oct 12 2007 | patent expiry (for year 8) |
Oct 12 2009 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 12 2010 | 12 years fee payment window open |
Apr 12 2011 | 6 months grace period start (w surcharge) |
Oct 12 2011 | patent expiry (for year 12) |
Oct 12 2013 | 2 years to revive unintentionally abandoned end. (for year 12) |