gaseous material is provided within a reactor having a substrate positioned therein, with the gaseous material comprising at least titanium and boron. The gaseous material is provided at conditions effective to chemical vapor deposit titanium boride on the substrate. In one implementation, the gaseous material is derived from at least two gases, with a first of such gases comprising titanium and a second of such gases comprising boron. Such can be utilized to form a reaction or diffusion barrier layer over a substrate relative to a contact opening. The invention also comprises integrated circuitry. In one implementation, a contact opening is formed into an insulating dielectric material over a substrate. An electrically conductive plugging material predominately comprising titanium boride substantially fills the contact opening. In another implementation, an electrically conductive electrode comprises a layer of titanium boride in contact with a layer of a refractory metal silicide. In still another implementation, integrated circuitry includes a contact electrode in ohmic electrical connection with a semiconductor substrate, where the contact electrode comprises a metal over the semiconductor substrate and a layer of titanium boride interposed between the metal and the semiconductor substrate.

Patent
   5977636
Priority
Jan 17 1997
Filed
Jan 17 1997
Issued
Nov 02 1999
Expiry
Jan 17 2017
Assg.orig
Entity
Large
15
10
all paid
42. An integrated circuit comprising:
a substrate;
an insulating dielectric material formed over the substrate;
a contact opening formed into the insulating dielectric material over the substrate; and
an electrically conductive plugging material substantially filling the contact opening, the plugging material predominately comprising titanium boride.
10. An integrated circuit comprising:
a semiconductor substrate;
an insulating dielectric material formed over the substrate;
a contact opening formed into the insulating dielectric material over the substrate; and
an electrically conductive plugging material substantially filling the contact opening, the plugging material predominately comprising titanium boride.
1. A method of forming a layer of titanium boride over a substrate comprising the following steps;
positioning a substrate within a chemical vapor deposition reactor; and
providing gaseous material comprising at least titanium and boron within the reactor under conditions effective to chemical vapor deposit titanium boride on the substrate, the substrate comprising an outer surface of a refractory metal silicide, the titanium boride being deposited on the refractory metal silicide.
19. A method of forming a layer of titanium boride over a substrate comprising the following steps;
positioning a substrate within a chemical vapor deposition reactor; and
providing gaseous material comprising at least titanium and boron within the reactor under conditions effective to chemical vapor deposit titanium boride on the substrate, the substrate comprising an outer surface of a refractory metal silicide, the titanium boride being deposited over the refractory metal silicide.
2. A method of forming a layer of titanium boride over a substrate comprising the following steps;
positioning a substrate within a chemical vapor deposition reactor;
providing at least two gases within the reactor, a first of the gases comprising titanium, a second of the gases comprising boron; and
providing the two gases within the reactor under conditions effective to impart a chemical reaction of the first gas with the second gas to chemical vapor deposit titanium boride on the substrate, the substrate comprising an outer surface of a refractory metal silicide, the titanium boride being deposited on the refractory metal silicide.
28. A method of forming a layer of titanium boride over a substrate comprising the following steps;
positioning a substrate within a chemical vapor deposition reactor;
providing at least two gases within the reactor, a first of the gases comprising titanium, a second of the gases comprising boron; and
providing the two gases within the reactor under conditions effective to impart a chemical reaction of the first gas with the second gas to chemical vapor deposit titanium boride on the substrate, the substrate comprising an outer surface of a refractory metal silicide, the titanium boride being deposited over the refractory metal silicide.
14. An integrated circuit comprising:
a bulk monocrystalline silicon semiconductor substrate;
a conductively doped diffusion region formed within the silicon substrate;
an insulating dielectric layer formed over the silicon substrate;
a contact opening formed within the insulating dielectric layer to the diffusion region; and
the contact opening being plugged with an electrically conductive material in ohmic electrical connection with the diffusion region; the electrically conductive plugging material within the contact opening comprising titanium silicide in contact with the silicon substrate diffusion region, titanium boride overlying and contacting the titanium silicide, and tungsten overlying and contacting the titanium boride.
3. A method of forming a reaction or diffusion barrier layer over a substrate relative to a contact opening comprising the following steps;
providing a substrate within a chemical vapor deposition reactor, the substrate comprising a semiconductor substrate having a conductively doped diffusion region formed therein, an insulating dielectric layer being formed over the diffusion region and a contact opening formed into the insulating dielectric layer over the substrate diffusion region;
providing gaseous material comprising at least titanium and boron within the reactor under conditions effective to chemical vapor deposit a reaction or diffusion barrier layer of titanium boride within the contact opening over the diffusion region; and
forming at least one metal layer over the titanium boride barrier layer to substantially fill the contact opening.
36. A method of forming a reaction or diffusion barrier layer over a substrate relative to a contact opening comprising the following steps;
providing a substrate within a chemical vapor deposition reactor, the substrate comprising conductively doped semiconductive material, an insulating dielectric layer being formed over the conductively doped semiconductive material and a contact opening formed into the insulating dielectric layer over the conductively doped semiconductive material;
providing gaseous material comprising at least titanium and boron within the reactor under conditions effective to chemical vapor deposit a reaction or diffusion barrier layer of titanium boride within the contact opening over the conductively doped semiconductive material; and
forming at least one metal layer over the titanium boride barrier layer to substantially fill the contact opening.
6. A method of forming an electrically conductive contact plug comprising the following steps:
providing a substrate within a chemical vapor deposition reactor, the substrate comprising monocrystalline silicon having a conductively doped diffusion region formed therein, an insulating dielectric layer being formed over the diffusion region and a contact opening formed through the insulating dielectric layer to the substrate diffusion region, a refractory metal silicide layer being in contact with the diffusion region within the contact opening;
providing a gaseous titanium tetrahalide, gaseous B2 H6 and gaseous H2 within the reactor at a pressure of less than about 100 Torr and at a temperature of at least about 400°C under conditions effective to blanket chemical vapor deposit a layer of titanium boride over the substrate and within the contact opening in contact with the refractory metal silicide, the layer of titanium boride being chemical vapor deposited to a thickness which less than completely fills the contact opening, the respective volumetric ratios of titanium tetrahalide to B2 H6 to H2 within the reactor being 1:2.0-2.5:10-20;
removing titanium boride from outwardly of the contact opening; and
plugging remaining portions of the contact opening with metal to fill the contact opening to form a contact plug to the diffusion region comprising a sandwich of refractory metal silicide/titanium boride/metal.
4. The method of forming a layer of titanium boride of claim 3 wherein the gaseous material includes H2.
5. The method of forming a layer of titanium boride of claim 3 further comprising a refractory metal silicide received on the diffusion region, and the titanium boride is deposited on the refractory metal silicide.
7. The method of forming a layer of titanium boride of claim 6 wherein the removing occurs before the plugging.
8. The method of forming a layer of titanium boride of claim 6 wherein the removing occurs after the plugging.
9. The method of forming a layer of titanium boride of claim 6 wherein the refractory metal silicide is titanium silicide.
11. The integrated circuit of claim 10 wherein the contact opening is formed completely through the insulating dielectric layer to the semiconductor substrate, all the conductive plugging material within the contact opening constituting titanium boride in contact with the semiconductor substrate.
12. The integrated circuit of claim 10 wherein the contact opening is formed completely through the insulating dielectric layer to the semiconductor substrate, a layer of a refractory metal silicide being in contact with the semiconductor substrate, the titanium boride being received over and in contact with the refractory metal silicide.
13. The integrated circuit of claim 10 wherein the semiconductor substrate comprises bulk monocrystalline silicon having an electrically conductive diffusion region formed therein, the contact opening being formed completely through the insulating dielectric layer to the diffusion region of the semiconductor substrate, a layer of titanium silicide being in contact with the semiconductor substrate, the titanium boride being received over and in contact with the titanium silicide.
15. The method of claim 1 wherein the substrate comprises a semiconductor substrate.
16. The method of claim 1 wherein the substrate comprises a semiconductor substrate, and the refractory metal silicide is in contact with the semiconductor substrate.
17. The method of claim 1 wherein the substrate comprises a monocrystalline silicon semiconductor substrate.
18. The method of claim 1 wherein the substrate comprises a monocrystalline silicon semiconductor substrate, and the refractory metal silicide is in contact with the monocrystalline silicon.
20. The method of claim 19 wherein the substrate comprises a semiconductor substrate.
21. The method of claim 19 wherein the substrate comprises a semiconductor substrate, and the refractory metal silicide is in contact with the semiconductor substrate.
22. The method of claim 19 wherein the substrate comprises a monocrystalline silicon semiconductor substrate.
23. The method of claim 19 wherein the substrate comprises a monocrystalline silicon semiconductor substrate, and the refractory metal silicide is in contact with the monocrystalline silicon.
24. The method of claim 2 wherein the substrate comprises a semiconductor substrate.
25. The method of claim 2 wherein the substrate comprises a semiconductor substrate, and the refractory metal silicide is in contact with the semiconductor substrate.
26. The method of claim 2 wherein the substrate comprises a monocrystalline silicon semiconductor substrate.
27. The method of claim 2 wherein the substrate comprises a monocrystalline silicon semiconductor substrate, and the refractory metal silicide is in contact with the monocrystalline silicon.
29. The method of claim 28 wherein the substrate comprises a semiconductor substrate.
30. The method of claim 28 wherein the substrate comprises a semiconductor substrate, and the refractory metal silicide is in contact with the semiconductor substrate.
31. The method of claim 28 wherein the substrate comprises a monocrystalline silicon semiconductor substrate.
32. The method of claim 28 wherein the substrate comprises a monocrystalline silicon semiconductor substrate, and the refractory metal silicide is in contact with the monocrystalline silicon.
33. The method of claim 3 wherein the titanium boride is deposited within the contact opening on the diffusion region.
34. The method of claim 3 further comprising planarizing the titanium boride away from outwardly of the insulating dielectric layer prior to forming the at least one metal layer.
35. The method of claim 3 further comprising planarizing the titanium boride and the at least one metal layer away from outwardly of the insulating dielectric layer after forming the at least one metal layer.
37. The method of claim 36 wherein the titanium boride is deposited within the contact opening on the diffusion region.
38. The method of forming a layer of titanium boride of claim 36 further comprising a refractory metal silicide received on the conductively doped semiconductive material, and the titanium boride is deposited on the refractory metal silicide.
39. The method of claim 36 further comprising planarizing the titanium boride away from outwardly of the insulating dielectric layer prior to forming the at least one metal layer.
40. The method of claim 36 further comprising planarizing the titanium boride and the at least one metal layer away from outwardly of the insulating dielectric layer after forming the at least one metal layer.
41. The integrated circuit of claim 10 wherein the electrically conductive plugging material comprises at least two discrete materials one of which is titanium boride.
43. The integrated circuit of claim 42 wherein the contact opening is formed completely through the insulating dielectric layer to the semiconductor substrate, all the conductive plugging material within the contact opening constituting titanium boride in contact with the semiconductor substrate.
44. The integrated circuit of claim 42 wherein the contact opening is formed completely through the insulating dielectric layer to the semiconductor substrate, a layer of a refractory metal silicide being in contact with the semiconductor substrate, the titanium boride being received over and in contact with the refractory metal silicide.
45. The integrated circuit of claim 42 wherein the electrically conductive plugging material comprises at least two discrete materials one of which is titanium boride.

This invention relates generally to methods of forming electrically conductive contact plugs, to methods of forming a reactive or diffusion barrier layer over a substrate, to integrated circuitry, and to methods of forming titanium boride layers.

Advanced semiconductor fabrication is employing increasing vertical circuit integration as designers continue to strive for circuit density maximization. Such typically includes multi-level metallization. Electrical interconnect techniques typically require electrical connection between metal layers or other conductive layers which are present at different elevations in the substrate. Such interconnecting is typically conducted, in part, by etching a contact opening through insulating material to the lower elevation metal layer or conductive region. Increased circuit density has resulted in narrower and deeper electrical contact openings between layers within the substrate. Adequate contact coverage within these deep and narrow contacts continues to challenge the designer in assuring adequate electrical connection between different elevation areas within the substrate.

As transistor active area dimensions approached one micron in diameter, conventional process parameters resulted in intolerable increased resistance between the active region or area and the conductive layer. The principal way of reducing such contact resistance is by formation of a metal silicide atop the active area prior to application of the conductive film for formation of the conductor runner. One common metal silicide material formed is TiSix, where x is predominantly "2". The TiSix material is typically provided by first applying a thin layer of titanium atop the wafer which contacts the active areas within the contact openings. Thereafter, the wafer is subjected to a high temperature anneal. This causes the titanium to react with the silicon of the active area, thus forming the TiSix. Such a process is said to be self-aligning, as the TiSix is only formed where the titanium metal contacts the silicon active regions. The applied titanium film everywhere else overlies an insulative, and substantially non-reactive, doped or undoped SiO2 layer.

Ultimately, an electrically conductive contact filling material such as tungsten or aluminum would be provided for making electrical connection to the contact. However, tungsten adheres poorly to TiSix. Additionally, it is desirable to prevent intermixing of the contact filling material with the silicide and underlying silicon. Accordingly, an intervening layer is typically provided to prevent the diffusion of the silicon and silicide with the plug filling metal, and to effectively adhere the plug filling metal to the underlying substrate. Such material is, accordingly, also electrically conductive and commonly referred to as a "barrier layer" due to the anti-diffusion properties.

In but one aspect, the invention provides a method of forming a layer of titanium boride over a substrate. The preferred implementation is by chemical vapor deposition. Gaseous material is provided within a reactor having a substrate positioned therein, with the gaseous material comprising at least titanium and boron. The gaseous material is provided at conditions effective to chemical vapor deposit titanium boride on the substrate. In one implementation, the gaseous material is derived from at least two gases, with a first of such gases comprising titanium and a second of such gases comprising boron. Such can be utilized to form a reaction or diffusion barrier layer over a substrate relative to a contact opening.

In other aspects, the invention comprises integrated circuitry. In one specific implementation, a contact opening is formed into an insulating dielectric material over a substrate. An electrically conductive plugging material predominately comprising titanium boride substantially fills the contact opening. In another implementation, an electrically conductive electrode comprises a layer of titanium boride in contact with a layer of a refractory metal silicide. In still another implementation, integrated circuitry includes a contact electrode in ohmic electrical connection with a semiconductor substrate, where the contact electrode comprises a metal over the semiconductor substrate and a layer of titanium boride interposed between the metal and the semiconductor substrate.

Preferred embodiments of the invention are described below with reference to the following accompanying drawings.

FIG. 1 is a diagrammatic sectional view of a semiconductor wafer fragment at one processing step in accordance with the invention.

FIG. 2 is a view of the FIG. 1 wafer at a processing step subsequent to that shown by FIG. 1.

FIG. 3 is a view of the FIG. 1 wafer at a processing step subsequent to that shown by FIG. 2.

FIG. 4 is a view of the FIG. 1 wafer at a processing step subsequent to that shown by FIG. 3.

FIG. 5 is an alternate processing embodiment view to that depicted by FIG. 3.

FIG. 6 is a diagrammatic sectional view of an alternate embodiment semiconductor wafer fragment at one processing step in accordance with the invention.

FIG. 7 is a diagrammatic sectional view of another alternate embodiment semiconductor wafer fragment at one processing step in accordance with the invention.

This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws "to promote the progress of science and useful arts" (Article 1, Section 8).

In the context of this document, the term "semiconductor substrate" is defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term "substrate" refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.

Preferred methods of fabricating integrated circuitry in accordance with the invention are initially described with reference to FIGS. 1-4, where a substrate in process is indicated generally with reference numeral 10. Such comprises a semiconductor substrate 12, preferably bulk monocrystalline silicon, having an electrically conductive diffusion region 14 formed therein. An insulating dielectric layer 16, such as borophosphosilicate glass (BPSG), is provided outwardly of semiconductor substrate 12. A contact opening 18 is formed into insulating dielectric layer 16 over substrate diffusion region 14. Contact opening 18 is ideally initially formed completely through insulating dielectric layer 16 to outwardly exposed conductive diffusion region 14. Subsequently, a refractory metal silicide layer 20 is formed within contact opening 18 in ohmic electrical connection with diffusion region 14 of semiconductor substrate 12.

The preferred manner by which refractory metal silicide layer 20 is provided is initial deposition of a refractory metal over the substrate, followed by high temperature anneal. Portions of the refractory metal which do not overlie silicon and therefor do not form a silicide are stripped from the wafer leaving the illustrated refractory metal silicide layer 20 in contact with diffusion region 14. An example and preferred refractory metal silicide for region 20 is titanium silicide.

Referring to FIG. 2, substrate 10 is positioned within a chemical vapor deposition reactor. Gaseous material comprising at least titanium and boron is provided within the reactor under conditions effective to chemical vapor deposit a titanium boride layer 22 over the substrate and within contact opening 18 on silicide layer 20 and over diffusion region 14. In the context of this document, titanium boride is intended to refer to TiBx, where "x" will typically predominately be "2" so the deposited material is a titanium boride of the diboride form. Layer 22 is deposited to a thickness which less than completely fills contact opening 18.

Preferably, the gaseous material is derived from providing at least two gases within the reactor, where a first of such gases comprises titanium and a second of such gases comprises boron. Exemplary and preferred titanium containing gases are titanium tetrahalides, for example of the formula TiX4 where "X" is one of Cl, Br or I, and/or mixtures of such gases. An example and preferred boron containing gas is B2 H6. One example alternate is BCl3. Also preferably, gaseous H2 is provided within the reactor, with the reaction conditions including a pressure of less than about 100 Torr and a temperature of at least about 400°C to effect the illustrated blanket chemical vapor deposition. Preferred respective volumetric ratios of titanium tetrahalide to B2 H6 to H2 within the reactor is preferably 1:2.0-2.5:10-20.

An exemplary equation for such reaction is as follows:

TiX4 +B2 H6 +H2 →TiB2 +4HX+2H2

H2 is a highly desired reaction component for facilitating moving the reaction to the desired TiB2 product.

The chemical vapor deposition can be conducted using hot or cold wall thermal chemical vapor deposition. Under such conditions, the preferred temperature within the reactor (hot wall) or of the susceptor (cold wall) is from about 600°C to about 750°C, with pressure conditions within the reactor being from about 1 Torr to about 100 Torr.

Further, the chemical vapor deposition can be plasma enhanced in either a cold wall or hot wall PECVD reactor. When plasma is utilized, the gaseous material also preferably includes an inert gas, such as Ar, to facilitate maintaining gaseous material in the reactor in the plasma state during deposition. Preferred conditions in a PECVD reactor are to maintain the susceptor at a temperature of from about 400°C to about 600°C, with pressure being maintained at from about 1 Torr to about 10 Torr. RF power is preferably provided at from about 400 watts to about 1000 watts. Where Ar or another inert gas is utilized, it is preferably provided at a volumetric flow rate at from 5 to 10 times the titanium tetrahalide flow rate.

Referring to FIG. 3, titanium boride is removed from outwardly of contact opening 18 as shown. Such can be conducted my mechanical or other planarizing action.

Referring to FIG. 4, remaining portions of contact opening 18 are plugged with metal material 23, such as tungsten, to fill the contact opening to form a contact plug or electrode 24 to diffusion region 14, with such effectively comprising a sandwich of a refractory metal silicide, titanium boride, and metal. Thus in the illustrated and preferred embodiment, contact electrode 24 comprises a metal 23 provided over a semiconductor substrate and a layer of titanium boride interposed between the metal and semiconductor substrate. Further ideally, a refractory metal silicide is interposed between the titanium boride and semiconductor substrate.

In the above described embodiment, the titanium boride is shown as being removed outwardly of the contact opening prior to plugging remaining portions of the contact opening with conductive material. FIG. 5 illustrates an alternate embodiment wafer fragment 10a wherein such removing occurs after plugging. Like numerals from the first described embodiment are utilized where appropriate, with differences being indicated with the suffix "a" or with different numerals. Here, a tungsten layer 23a is provided prior to removing material of layer 22 from outwardly of insulating dielectric layer 16. The construction of FIG. 5 would then be planarized, such as by chemical mechanical polishing or resist etch back, to produce the illustrated FIG. 4 construction.

A further alternate embodiment in accordance with the invention is depicted with numeral 10b in FIG. 6. Like numerals from the first described embodiment are utilized where appropriate, with differences being indicated with the suffix "b" or with different numerals. In this depicted embodiment, the titanium boride material 22b has been deposited to a thickness effective to essentially completely fill the remaining portion of the contact opening 18, and then subjected to a planarizing step. Such results in the electrically conductive plug or electrode 24b predominantly comprising titanium boride.

A further alternate embodiment in accordance with the invention is shown and described with reference to FIG. 7. Like numerals from the first described embodiment are utilized where appropriate, with differences being indicated with the suffix "c" or with different numerals. Here, provision of the silicide has been eliminated such that all of the plugging material 22c within contact opening 18 constitutes titanium boride which is in contact with the semiconductor substrate.

The prior art is understood to have utilized titanium boride in the formation of conductive lines. However, such material has never been understood to have been suggested for use as barrier layer materials in the manner described and claimed, nor provided by chemical vapor deposition over any substrate. The resultant produced titanium boride will have little if any carbon incorporation, as would otherwise occur in titanium nitride barrier layers deposited by chemical vapor deposition utilizing metal organic precursors.

In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.

Sharan, Sujit

Patent Priority Assignee Title
6387748, Feb 16 1999 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Semiconductor circuit constructions, capacitor constructions, and methods of forming semiconductor circuit constructions and capacitor constructions
6638809, Feb 16 1999 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Methods of forming semiconductor circuit constructions and capacitor constructions
6696368, Jul 31 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Titanium boronitride layer for high aspect ratio semiconductor devices
6746952, Aug 29 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Diffusion barrier layer for semiconductor wafer fabrication
6780792, Feb 16 1999 CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC Semiconductor circuit constructions, capacitor constructions, and methods of forming semiconductor circuit constructions and capacitor constructions
6791149, Aug 29 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Diffusion barrier layer for semiconductor wafer fabrication
6822299, Jul 31 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Boron-doped titanium nitride layer for high aspect ratio semiconductor devices
6888252, Aug 29 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of forming a conductive contact
7067416, Aug 29 2001 Micron Technology, Inc. Method of forming a conductive contact
7700480, Apr 27 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods of titanium deposition
7714453, May 12 2006 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Interconnect structure and formation for package stacking of molded plastic area array package
7947597, Apr 27 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods of titanium deposition
8461043, Apr 11 2011 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Barrier layer for integrated circuit contacts
8581381, Jun 20 2006 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED Integrated circuit (IC) package stacking and IC packages formed by same
8810033, Apr 11 2011 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Barrier layer for integrated circuit contacts
Patent Priority Assignee Title
4239819, May 07 1973 AIR PRODUCTS AND CHEMICALS, INC P O BOX 538 ALLENTOWN, PA 18105 A CORP OF DE Deposition method and products
4296309, May 19 1977 Canon Kabushiki Kaisha Thermal head
4374903, Jun 09 1980 KBK FINANCIAL, INC, Metal coatings or metal sandwiches with boron nitride or titanium diboride substrates
4472453, Jul 01 1983 Intersil Corporation Process for radiation free electron beam deposition
5057163, May 04 1988 Heritage Power LLC Deposited-silicon film solar cell
5132145, Apr 27 1987 SOCIETE NATIONALE D ETUDE ET DE CONSTRUCTION DE MOTEURS D AVIATION Method of making composite material crucible for use in a device for making single crystals
5422500, May 24 1990 Sumitomo Electric Industries, Ltd. Ohmic contact electrodes for N-type semiconductor cubic boron nitride
5464950, Sep 05 1992 Shinko Electric Industries Co., Ltd. Aluminum nitride circuit board and method of producing same
5745990, Jun 06 1995 NXP B V Titanium boride and titanium silicide contact barrier formation for integrated circuits
JP410572,
///////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jan 10 1997SHARAN, SUJITMicron Technology, IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0084040007 pdf
Jan 17 1997Micron Technology, Inc.(assignment on the face of the patent)
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0386690001 pdf
Apr 26 2016Micron Technology, IncMORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0389540001 pdf
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTCORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST 0430790001 pdf
Jun 29 2018U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0472430001 pdf
Jul 31 2019MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0509370001 pdf
Date Maintenance Fee Events
Mar 27 2000ASPN: Payor Number Assigned.
Apr 09 2003M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Apr 06 2007M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Mar 30 2011M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Nov 02 20024 years fee payment window open
May 02 20036 months grace period start (w surcharge)
Nov 02 2003patent expiry (for year 4)
Nov 02 20052 years to revive unintentionally abandoned end. (for year 4)
Nov 02 20068 years fee payment window open
May 02 20076 months grace period start (w surcharge)
Nov 02 2007patent expiry (for year 8)
Nov 02 20092 years to revive unintentionally abandoned end. (for year 8)
Nov 02 201012 years fee payment window open
May 02 20116 months grace period start (w surcharge)
Nov 02 2011patent expiry (for year 12)
Nov 02 20132 years to revive unintentionally abandoned end. (for year 12)