A boost dc-DC converter with a synchronous composite rectifier is presented. The boost dc-DC converter limits inductive in-rush current, includes a shutdown mode, operates also in step-down mode, and can be fabricated using conventional bipolar processes. The composite rectifier includes a power NPN transistor and a lateral PNP transistor. During converter start-up and in step-down mode (when the output voltage is less than the input voltage), the lateral PNP transistor drives the power NPN transistor. The lateral PNP transistor is biased such that inductive volt-second balance can be maintained, limiting in-rush current. In boost mode (when the output voltage is higher than the input voltage), the lateral PNP transistor is disabled and the power transistor is driven into saturation. Again, inductive volt-second balance can be maintained.

Patent
   5994882
Priority
Nov 03 1998
Filed
Nov 03 1998
Issued
Nov 30 1999
Expiry
Nov 03 2018
Assg.orig
Entity
Large
22
1
all paid
1. A boost dc-DC converter circuit comprising:
an input terminal for coupling to a voltage source;
an inductive energy storage element coupled to said input terminal;
a composite rectifier coupled to said inductive storage element, said composite rectifier comprising at least two opposite polarity transistors;
a switch coupled between ground and a node formed between said inductive storage element and said composite rectifier;
control circuitry coupled to said switch;
driver circuitry coupled to said composite rectifier; and
an output terminal coupled to said composite rectifier for coupling to a load.
16. A method of limiting inductive in-rush current in a boost dc-DC converter, said converter comprising an output terminal for coupling to a load, an input terminal for coupling to a voltage source, an inductive storage element coupled between said input terminal and said output terminal, a switch coupled between ground and a node formed between said inductive storage element and said output terminal, and control circuitry coupled to said switch, said method comprising:
providing a composite rectifier coupled between said node and said output terminal, said composite rectifier comprising:
a power bipolar transistor, and
a lateral bipolar driver transistor coupled to said power transistor, said power and driver transistors being of opposite polarity;
monitoring voltages at said input terminal and said output terminal;
biasing said composite rectifier such that said driver transistor is disabled and said power transistor is saturated when voltage at said output terminal is at least equal to voltage at said input terminal; and
biasing said composite rectifier such that said driver transistor drives said power transistor when voltage at said output terminal is less than voltage at said input terminal, said power transistor operating outside saturation such that voltage across said composite rectifier is allowed to vary.
2. The converter circuit of claim 1 wherein said converter circuit is fabricated in a conventional bipolar process.
3. The converter circuit of claim 1 wherein said composite rectifier provides said converter circuit with a shutdown mode.
4. The converter circuit of claim 1 wherein said converter circuit operates in step-down mode.
5. The converter circuit of claim 1 wherein said composite rectifier comprises:
a power NPN transistor having a collector, an emitter, and a base, said collector coupled to said inductive storage element, said emitter coupled to said output terminal, and said base coupled to said driver circuitry; and
a lateral PNP transistor having a collector, an emitter, and a base, said emitter of said lateral transistor coupled to said collector of said power transistor, said collector of said lateral transistor coupled to said base of said power transistor, and said base of said lateral transistor coupled to said driver circuitry.
6. The converter circuit of claim 5 wherein said driver circuitry disables said lateral transistor and drives said power transistor into saturation when voltage at said output terminal is higher than voltage at said input terminal.
7. The converter circuit of claim 5 wherein said driver circuitry drives said lateral transistor when voltage at said input terminal is higher than voltage at said output terminal, said lateral transistor driving said power transistor, said power transistor operating outside saturation.
8. The converter circuit of claim 5 wherein said driver circuitry comprises an SCR driver for driving said power transistor.
9. The converter circuit of claim 8 wherein said driver circuitry further comprises a bootstrap circuit for providing said SCR driver with a high voltage.
10. The converter circuit of claim 8 wherein said driver circuitry further comprises trigger circuitry coupled to said SCR driver for receiving a trigger pulse to improve the turn-ON transient of said power transistor.
11. The converter circuit of claim 5 wherein said driver circuitry comprises a maximum value circuit for driving said lateral transistor.
12. The converter circuit of claim 5 wherein said driver circuitry comprises a low-value resistor coupled in series with said base of said lateral transistor for damping a transient response.
13. The converter circuit of claim 5 wherein said lateral transistor has a second collector, said second collector coupled to said base of said lateral transistor.
14. The converter circuit of claim 1 wherein said driver circuitry further comprises hysteretic comparator circuitry for detecting boost or step-down operation, said comparator circuitry having inputs coupled to both said input and output terminals.
15. The converter circuit of claim 14 wherein said comparator circuitry disables said SCR driver when voltage at said input terminal is higher than voltage at said output terminal.
17. The method of claim 16 further comprising biasing said composite rectifier such that said boost dc-DC converter operates in a shutdown mode.
18. The method of claim 17 wherein said boost dc-DC converter is fabricated in a conventional bipolar process.

This invention relates to rectifier for boost DC-DC converters. More particularly, this invention relates to synchronous rectifiers for boost DC-DC converters that can be fabricated in conventional bipolar processes.

A boost DC-DC converter generates a output voltage higher than its input voltage. Convertional boost DC-DC converters (also known as regulators) typically employ an inductive energy storage lement (e.g., an inductor) coupled in series with a "free-wheeling" diode rectifier. The diode rectifier conducts current only in the direction of the load, and is considered free-wheeling because its operation cannot be controlled independent of the voltages at its anode and cathode (i.e., conduction occurs when voltage at the anode exceeds voltage at the cathode by the turn-on voltage, which is typically 0.3 to 0.7 volts).

Boost DC-DC converters typically include a switch that provides a current path to ground from a node formed between the inductive energy storage element and the diode rectifier. Control circuitry regulates the duty cycle of the switch (i.e., the percentage of time the switch is ON during a cycle of operation). The duty cycle controls the amount of energy delivered to the load.

FIG. 1 shows a known conventional boost DC-DC converter, which can be fabricated in a conventional bipolar process. Such a process produces high performance NPN transistors that have high current gain and good current-carrying capabilities. Furt lermore, lateral and substrate PNP transistors can also be fabricated without additional processing steps (although they are generally slower than NPN transistors and have limited current-carrying capabilities). In contrast, other known boost converters (three of which are described belo ) are fabricated in BICMOS or complementary bipolar processes. These processes require additional processing steps, and are thus more complex and typically more costly than conventional bipolar processes.

Converter 100 includes inductor 102, power NPN transistor switch 104, and diode rectifier 10. The duty cycle of switch 104 is controlled by switch control circuitry 108. During switch 104 ON-time (i.e., when switch 104 is conducting), current flows from input voltage source VIN through inductor 102 and switch 104 to ground. The voltage across inductor 102 is positive (VL ≈VIN >0). This positive voltage causes magnetic flux in inductor 102 to increase. Because magnetic flux is proportional to inductor current, inductor current increases when magnetic flux increases.

During switch 104 OFF-time (i.e., when switch 104 is non-conducting), current flows from VIN through inductor 102 and diode 106 to output 120. At steady-state (i.e., during normal boost operation, also known as step-up mode), output voltage VOUT is higher than VIN. The voltage across inductor 102 is therefore negative (VL =VIN -VDIODE -VOUT <0, where VDIODE is the voltage drop across diode 106). This negative voltage causes magnetic flux in inductor 102 to decrease. Accordingly, inductor current decreases. Preferably, the duty cycle of switch 104 is set such that flux increases during ON-time equal flux decreases during OFF-time. The net DC flux in inductor 102 is therefore zero, permitting inductor 102 to establish volt-second balance (i.e., equilibrium).

A disadvantage of converter 100 occurs during converter start-up when the output voltage rises from zero to its steady-state value. During switch 104 ON-time, inductor voltage is positive and magnetic flux increases as in steady-state. But, during switch 104 OFF-time, inductor voltage remains positive (VL =VIN -VDIODE -VOUT >0) while VOUT is less than VIN by at least VDIODE. Inductor flux therefore continues to increase. Moreover, because the output bypass capacitance (represented by capacitor 106) is typically high (e.g., 100-200 μF), the rising output voltage transient is slow. Inductor current therefore continues to increase until capacitor 160 is charged to VIN -VDIODE. This results in high "in-rush" current from inductor 102.

High in-rush current causes excessive power dissipation in switch 104 and diode 106, and can damage some types of batteries commonly used as VIN by exceeding their maximum current rating. Furthermore, high in-rush current cannot be prevented by modifying the duty cycle of switch 104, because inductor voltage is positive during both switch 104 ON-time and OFF-time, rendering ineffective any duty cycle modifications.

Another disadvantage of converter 100 is that the output cannot be electrically isolated from the input (i.e., converter 100 does not have a shutdown mode). Current can always flow from input 124 through inductor 102 and diode 106 to output 120. Converter 100 would need an extra switch coupled in series with inductor 102 and diode 106 to effectively disconnect the output from the input. A shutdown mode isolates the load during converter shutdown to prevent unnecessary power dissipation.

FIG. 2 shows a known boost DC-DC converter with a PMOS synchronous rectifier. A synchronous rectifier is a controllable switch that replaces the rectifying diode. The synchronous rectifier turns ON substantially immediately after the switch turns OFF. Converter 200 includes inductor 202, power NMOS transistor switch 204, which is driven by switch control circuitry 208, PMOS transistor synchronous rectifier 206, which is driven by rectifier control circuitry 218, and PMOS shutdown transistor 214, which is driven by shutdown control circuitry 216. Diodes 210 and 212 represent parasitic body diodes of PMOS rectifier 20. Converter 200 may be, for example, the ML4875 of Micro Linear Corporation, of San Jose, Calif.

Unlike converter 100, converter 200 includes a shutdown mode. When converter 200 receives a shutdown signal, shutdown control circuitry 216 causes switch control circuitry 208 and rectifier control circuitry 218 to respectively turn OFF switch 204 and rectifier 206 (inputs to switch control circuitry 208 and rectifier control circuitry 218 are not shown in FIG. 2 for clarity). Shutdown control circuitry 216 also turns OFF transistor 214, which is ON during normal boost operation. With rectifier 206 and transistor 214 both OFF, a current path from inductor 202 to output 220 no longer exists. Output 220 is thus effectively disconnected from input 224. Output voltage VOUT then decreases as output capacitor 260 discharges through a load (not shown) coupled to output 220.

Because of efficiency concerns, switch 204 and rectifier 206 are preferably not ON simultaneously. During the interval between switch 204 turning OFF and rectifier 206 turning ON, inductor current is carried by free-wheeling diode 210 and transistor 214 (which shorts diode 212). Transistor 214 therefore carries as much current as switch 204 and rectifier 206, and is accordingly as large. Thus, by implementing a shutdown mode with a separate shutdown transistor, additional circuit die space is required to implement converter 200.

In normal boost mode, converter 200 operates similarly to converter 100. During switch 204 ON-time, rectifier 206 is OFF and voltage across inductor 202 is positive. During switch 204 OFF-time, rectifier 206 is ON, delivering inductor current to output 220, and voltage across inductor 202 is negative. Inductor 202 can therefore establish volt-second balance.

However, during converter start-up, converter 200 has the same disadvantage as converter 100--converter 200 cannot prevent the development of high in-rush current. While VOUT is less than VIN by at least the voltage drop across diode 210, inductor voltage remains positive during switch 204 OFF-time regardless of the bias on the gate of PMOS rectifier 206, because diode 210 and transistor 214 provide a parallel current path to output 220. Inductor 202 therefore cannot establish volt-second balance, which can result in high in-rush current.

Another disadvantage of converter 200 is that it is typically fabricated in a BICMOS process in which PMOS transistors are fabricated in an N-epitaxial layer and NMOS transistors are fabricated in P-wells tied to the P-substrate. Such BICMOS processes are more complex and typically more costly than conventional bipolar or conventional CMOS processes. In particular, for example, converter 200 requires an N-buried layer under PMOS transistor 214 to limit substrate current through diode 210. Conventional CMOS processes typically do not have buried layers. In the absence of an N-buried layer, conduction by diode 210, which occurs during the interval after switch 204 turns OFF and before PMOS rectifier 206 turns ON, results in current flow into the substrate. If diode 210 current is high, substrate current will be substantial. This can result in the unintentional forward biasing of P-substrate and N-epitaxial layer junctions, which will adversely affect the operation of converter 200. Thus, converter 200 cannot likely be fabricated in a conventional process.

FIG. 3 shows a known boost/step-down DC-DC converter with a power PNP synchronous rectifier. Converter 300 controls in-rush current, includes a shutdown mode, and also operates in step-down mode (i.e., the steady-state output voltage is less than the input voltage). Converter 300 includes inductor 302, NPN transistor switch 304, and PNP transistor synchronous rectifier 306. Switch control circuitry 308 drives switch 304 and rectifier control circuitry 318 drives rectifier 306. Such a converter may be, for example, a MAX877L/878L/879L boost/step-down regulator of Maxim Integrated Products, of Sunnyvale, Calif.

Converter 300 limits the development of high in-rush current. During switch 304 ON-time, voltage across inductor 302 is positive (VL =VIN >0). During switch 304 OFF-time, the base of PNP rectifier 306 is driven by rectifier control circuitry 318 such that the voltage at node 322 (V322 VEB306 +VBASE306) is higher than VIN, regardless of the output voltage. The voltage across inductor 302 is therefore negative while PNP rectifier 306 delivers inductor current to output 320, which is coupled to a load (not shown). Inductor 302 can thus establish volt-second balance, limiting the development of high in-rush current.

In shutdown mode, rectifier control circuitry 318 turns PNP transistor 306 OFF, effectively disconnecting output 320 from input 324. Output voltage VOUT then decreases as output capacitor 360 discharges through the load.

Converter 300 however is typically fabricated in a complementary bipolar process. Although such processes produce vertical PNP transistors that have performance and current-carrying capabilities comparable to those of NPN transistors, complementary bipolar processes are more complex and typically more costly than conventional bipolar processes. Moreover, converter 300 cannot easily be fabricated in a conventional bipolar process. For example, PNP transistor 306, which carries a substantial amount of inductor current, would have to be fabricated as an excessively large lateral PNP transistor to carry the same amount of inductor current. Such a large PNP transistor would require additional circuit die space, which is typically limited and costly in most converter designs.

FIG. 4 shows a known boost DC-DC converter with an NMOS synchronous rectifier. Converter 400 includes a shutdown mode and an auxiliary boost output, and is typically fabricated in a BICMOS process. Converter 400 includes inductor 402, NMOS transistor synchronous rectifier 406, NMOS transistor switch 404 auxiliary boost output VGD, and variable frequency control circuitry 418. Diodes 410 and 412 represent the parasitic body diodes of rectifier 406. Converter 400 may be, for example, a UCC3941 boost converter of Unitrode Corporation, of Merrimack, N.H.

Converter 400 operates efficiently when the gate drive voltage of NMOS rectifier 406 is higher than VOUT by about 1-2 volts. The gate drive voltage is supplied by auxiliary boost output VGD, which typically has a maximum voltage of about 8 volts. The power transfer from input 424 is multiplexed between VOUT and VGD. Before VGD reaches 7.5 volts, rectifier 406 remains OFF and converter 400 supplies VGD. Once VGD increases above 7.5 volts, VOUT has priority in the multiplexing scheme. In shutdown mode, rectifier 406 is turned OFF and body diode 410 blocks current flow from input 424 to output 420, effectively disconnecting input 424 from output 420.

A disadvantage of converter 400 is that the gate threshold voltage of rectifier 406 increases as its source voltage increases. This is known as the body effect. It results from the reverse-bias between the source of rectifier 406 (which is coupled to output 420) and its body at node 411. If node 411 could be tied to output 420, the body effect can be eliminated. Such a connection however is not likely in this BICMOS process. Therefore, because the source of rectifier 406 is coupled to output 420, the gate threshold voltage of rectifier 406 increases when VOUT increases. Thus, if VOUT causes the gate threshold voltage to increase to a level where VGD can no longer supply a gate drive voltage of about 1-2 volts above VOUT, the efficiency of converter 400 decreases.

Another disadvantage of converter 400 occurs during converter start-up if rectifier 406 is driven into the triode region (also known as the ohmic or nonsaturation region), where VDS is low. Low VDS results in positive inductor voltage while VOUT is less than VIN, preventing inductor 402 from establishing volt-second balance. This can result in high in-rush current.

In view of the foregoing, it would be desirable to be able to provide a boost DC-DC converter that limits inductive in-rush current.

It would also be desirable to be able to provide a boost DC-DC converter that includes a shutdown mode.

It would further be desirable to be able to provide a boost DC-DC converter that also operates in step-down mode.

It would still further be desirable to be able to provide a boost DC-DC converter that can be fabricated in a conventional bipolar process.

It is an object of this invention to provide a boost DC-DC converter that limits inductive in-rush current.

It is also an object of this invention to provide a boost DC-DC converter that includes a shutdown mode.

It is further an object of this invention to provide a boost DC-DC converter that also operates in step-down mode.

It is still further an object of this invention to provide a boost DC-DC converter that can be fabricated in a conventional bipolar process.

In accordance with this invention, a boost DC-DC converter circuit is provided that includes an input terminal for coupling to a voltage source, an inductive energy storage element coupled to the input terminal, a composite rectifier coupled to the inductive storage element, a switch coupled between ground and a node formed between the inductive storage element and the composite rectifier, control circuitry coupled to the switch, driver circuitry coupled to the composite rectifier, and an output terminal coupled to the composite rectifier for coupling to a load. The composite rectifier includes at least two opposite polarity transistors.

Further in accordance with this invention, the boost DC-DC converter circuit can be fabricated using conventional bipolar processes. Moreover, the boost DC-DC converter circuit limits inductive in-rush current, includes a shutdown mode, and operates also in step-down mode (i.e., when steady-state voltage at the output terminal is less than voltage at the input terminal).

Preferably, the composite rectifier includes a power NPN transistor and a lateral PNP transistor coupled as follows: the collector of the power NPN transistor is coupled to the inductive storage element, the emitter of the power NPN transistor is coupled to the output terminal, and the base of the power NPN transistor is coupled to the driver circuitry. The emitter of the lateral PNP transistor is coupled to the collector of the power NPN transistor, the collector of the lateral PNP transistor is coupled to the base of the power NPN transistor, and the base of the lateral PNP transistor is coupled to the driver circuitry.

The boost DC-DC converter circuit operates preferably as follows: during normal boost operation (i.e., when steady-state voltage at the output terminal is higher than voltage at the input terminal), the driver circuitry disables the lateral PNP transistor and drives the power NPN transistor into saturation. Voltage across the inductive storage element is positive during switch ON-time and negative during switch OFF-time. This permits the inductive storage element to establish volt-second balance.

During converter start-up or in step-down mode, the driver circuitry drives the lateral PNP transistor, which in turn drives the power NPN transistor. The power NPN transistor is prevented from saturating, which permits voltage across the composite rectifier to increase while delivering current to the output. The base of the lateral PNP trans istor is biased such that voltage across the inductive storage element is negative during switch OFF-time. This permits the inductive storage element to establish volt-second balance, which bounds input current and limits inductive in-rush current.

The above and other objects and advantages of the invention will be apparent upon consideration of the following detailed description, taken in conjunction with the accompanying drawings, in which like reference characters refer to like parts throughout, and in which:

FIG. 1 is a block circuit diagram of a known conventional boost DC-DC converter with a diode rectifier;

FIG. 2 is a block circuit diagram of a known boost DC-DC converter with a PMOS synchr onous rectifier;

FIG. 3 is a block circuit diagram of a known boost/step-down DC-DC converter with a power PNP synchronous rectifier;

FIG. 4 is a block circuit diagram of a known boost DC-DC converter with an NMOS synchronous rectifier;

FIG. 5 is a circuit diagram of an exemplary embodiment of a boost DC-DC converter according to the present invention;

FIG. 6 is a timing diagrams howing the operation of the bootstrap circuit of the converter of FIG. 5 according to the present invention;

FIG. 7 is a timing diagram of SCR trigger pulse VTRIG of the converter of FIG. 5 according to the present invention;

FIG. 8 is a diagram of the DC transfer characteristic of the hysteretic comparator of the converter of FIG. 5 according to the present invention;

FIG. 9 is a circuit diagram of the composite rectifier of the converter of FIG. 5 according to the present invention;

FIG. 10 is a circuit diagram of a second exemplary embodiment of a portion of the converter of FIG. 5 according to the present invention;

FIG. 11 is an exemplary embodiment of a simplified layout of the lateral PNP transistor of the composite rectifier of the converter of FIG. 10 according to the present invention; and

FIG. 12 is a circuit diagram of a third exemplary embodiment of a portion of the converter of FIG. 5 according to the present invention.

An exemplary embodiment of a boost DC-DC converter circuit 500 constructed in accordance with the present invention is shown in FIG. 5. Converter 500 can advantageously be fabricated using conventional bipolar processes, resulting in manufacturing costs generally lower than complementary bipolar or BICMOS processes.

Converter 500 includes composite rectifier 501, which includes power NPN transistor 506 and lateral PNP transistor 509. The polarity of composite rectifier 501 is similar to that of a single PNP transistor with a current gain equal to the product of the current gains of NPN transistor 506 and PNP transistor 509. The current-carrying capability of composite rectifier 501 is essentially that of an NPN transistor with PNP transistor 509 carrying the base current of NPN transistor 506.

Converter 500 also includes inductor 502, main boost converter switch 504, which is driven by buffer 505, feedback control circuitry 508 (known in the art), which controls the duty cycle of switch 504, and driver circuitry 503. Driver circuitry 503 supplies variable base drive to, and controls the voltage across, rectifier 501. Driver circuitry 503 preferably includes SCR (silicon controlled rectifier) driver 517-519; class AB buffer 541-548; emitter follower 537; hysteretic comparator 532; OR gate 562; transistors 507, 527, 528, 534, 552, and 553; capacitor 526; diodes 525 and 571; and resistors 511, 535, 536, 538, 551, 572, 581, 582, and 583.

In normal boost mode (VOUT >VIN), PNP transistor 509 is disabled by buffer 541-548 and NPN transistor 506 is driven into saturation by SCR driver 517-519. Inductor voltage is positive during switch 504 ON-time (VL502 ≈VIN >0) and negative during switch 504 OFF-time (VL502 ≈VIN -VCESAT506 -VOUT <0). This bipolar inductor voltage permits inductor 502 to establish volt-second balance (i.e., equilibrium).

SCR driver 517-519 is powered by a voltage higher than VOUT. This voltage, V521 (at node 521), is generated by a bootstrap circuit that preferably includes diode 525 and capacitor 526. Capacitor 526 is charged through diode 525 during switch 504 ON-time to

VCAP526 =VIN -VDIODE525 -VCESAT504

When switch 504 is turned OFF, the voltage at node 522 increases to VOUT +VCESAT506. This causes V521 to increase by a voltage equal to VOUT, as shown in FIG. 6. Diode 525 then becomes reverse-biased, and SCR driver 517-519 discharges capacitor 526. The value of capacitor 526 should preferably be chosen to prevent excessive VCAP526 ripples. Note that V521 is similar to a pulsating voltage supply (see FIG. 6).

When switch 504 turns OFF, NPN transistor 506 turns ON. Current from inductor 502 then flows through power NPN transistor 506. Preferably, NPN transistor 506 turns ON immediately after switch 504 turns OFF. To increase the turn-ON speed of NPN transistor 506. trigger circuitry 527,528 turns ON SCR driver 517-519 just as switch 504 is turned OFF. Trigger circuitry 527,528 preferably includes NPN transistors 527 and 528. The relative timings of switch 504 base drive VBASE504, trigger pulse VTRIG, and NPN transistor 506 base-emitter voltage VBE506 are shown in FIG. 7. SCR driver 517-519 turns itself and NPN transistor 506 OFF when inductor current decreases to zero (e.g., when converter 500 enters discontinuous conduction mode, which is where inductor current decreases to zero in each switching cycle). In continuous conduction mode (where inductor current does not decrease to zero), the base charges of NPN transistor 506 and transistor 517 are removed through transistor 507 as switch 504 turns ON.

The ratio|

(n506 P518)/(n517 P519)

where n506l, P518, n517, and P519 are the respective areas of transistors 506, 518, 517, and 519, determines the forced-beta of NPN transistor 506 when it is driven by SCR driver 517-519. To ensure proper transistor saturation, transistors 506, 517, 518, and 519 should preferably be sized such that the above ratio results in a forced beta slightly less than the minimum forward beta of transistor 506 over its operating temperature range.

Comparator 532 detects the crossover between the filtered output voltage VOUT and the input voltage VIN. Comparator 532 filters VOUT to prevent false tripping by output voltage ripples. Output voltage ripples may be caused by the equivalent series resistance of output capacitor 506. Comparator 532 has a hysteresis of about 100 mV, the presence of which substantially eliminates the possibility of oscillating between SCR driver 517-519 driving NPN transistor 506 (VOUT >VIN) and PNP transistor 509 driving NPN transistor 506 (VOUT <VIN) when VOUT is near VIN. The DC transfer characteristic of comparator 532 is shown in FIG. 8.

During converter start-up and at any other time VOUT <VIN, comparator 532 turns transistor 534 ON, which draws current through resistors 535 and 536. The voltage drop across resistor 536 turns transistor 517 OFF and deactivates SCR driver 517-519. Lateral PNP transistor 509 then drives NPN transistor 506. The minimum voltage across composite rectifier 501 is VCESAT509 +VBE506 when PNP transistor 509 saturates. This only occurs during transistor 504 turn-OFF transient. When PNP transistor 509 is not saturated, the composite rectifier voltage drop is determined by the base bias voltage of PNP transistor 509. Under this condition, VCE506 =VBASE509 +VBE509 -VOUT (i.e., VCE506 follows the base bias of PNP transistor 509). The voltage across NPN transistor 506 is thus allowed to increase, resulting in negative inductor voltage during switch 504 OFF-time. This permits inductor 502 to establish volt-second balance when VOUT <VIN.

Emitter follower 537 and resistor 538 drive PNP transistor 509, and class AB buffer 541-548 drives emitter follower 537. Buffer 541-548 is a maximum value circuit. A maximum value circuit typically receives multiple inputs and then outputs the highest input voltage. The inputs to buffer 541-548 include VIN, VOUT, and the base voltage of NPN transistor 506. The emitter voltage of emitter follower 537 represents the output of buffer 541-548 and is thus the highest voltage among the inputs to buffer 541-548. Buffer 541-548 prevents the base-collector junction of PNP transistor 509 from turning ON when converter 500 is in boost mode, thus preventing PNP transistor 509 from saturating. Buffer 541-548 is biased by resistor 551 and NPN transistors 552 and 553. When driving PNP transistor 509, emitter follower 537 and buffer 541-548 are a good compromise between performance and circuit complexity.

Resistor 511, which is preferably in the low-value range of about 250-500 ohms, damps the transient response of PNP transistor 509.

When VOUT <VIN, PNP transistor 509 and NPN transistor 506 are both active. With the base of PNP transistor 509 biased at about VIN (via the path from VIN through diode 542, emitter follower 537, and resistors 538 and 511), the voltage across inductor 502 is negative and inductor current decreases during switch 504 OFF-time. This allows inductor 502 to establish volt-second balance. Converter 500 can therefore operate as a step-down converter, although the efficiency is less than that of a linear regulator. For example, inductive volt-second during switch 504 OFF-time (when composite rectifier 501 conducts) is

L502 volt-second=(1-D) (VIN +VR511 +VBE509 -VIN) (T)

where D is the duty cycle of switch 504 (e.g., 50%) and T is the time period of an operational cycle (e.g., several μsecs).

During switch 504 ON-time, inductive volt-second is

L502 volt-second=D(VIN -VCESAT504) (T)

Volt-second balance requires that L502 volt-second for switch 504 ON-time equal L502 volt-second for switch 504 OFF-time. This results in the following: ##EQU1##

The efficiency of converter 500 in step-down mode is ##EQU2##

Note that VOUT /VIN is the efficiency of a linear regulator (where VOUT /VIN =1 is ideal). The efficiency of converter 500 in step-down mode is therefore less than that of a linear regulator by at least a factor of ##EQU3##

Composite rectifier 501 advantageously provides converter 500 with a shutdown mode. This mode is initiated when converter 500 receives shutdown signal SHDN at OR gate 562 and at control circuitry 508 (inputs to control circuitry 508 are not shown in FIG. 5 for clarity). Control circuitry 508 responds by turning OFF switch 504, and OR gate 562 responds by turning transistor 534 ON, which disables SCR driver 517-519. PNP transistor 509 and NPN transistor 506 are then both active. Inductor current flows through PNP transistor 509 and NPN transistor 506 to output 520. Because V522 >VIN regardless of the input and output voltages, inductor voltage is negative causing magnetic flux to decrease. Accordingly, inductor current decreases to zero, output capacitor 506 discharges through ZLOAD, and VOUT decreases to zero. Because the base of PNP transistor 509 is biased at about VIN, no current can flow from input 524 to output 520 through inductor 502 and composite rectifier 501. The output is therefore decoupled from the input.

Diode 571 and resistor 572 comprise a base-emitter bleed circuit for NPN transistor 506 and SCR transistor 517. Diode 571 is preferably a guard-ring Schottky diode with reverse breakdown voltage higher than that of the base-emitter junction of NPN transistor 506. Diode 571 prevents output current from leaking to the substrate through parasitic PNP transistor 966 (shown in FIG. 9) of NPN transistor 506 when either switch 504 is ON or both switch 504 and NPN transistor 506 are OFF and inductor current is zero.

FIG. 10 shows a second exemplary embodiment of a portion of converter 500 constructed in accordance with the present invention. Buffer 541-548, emitter follower 537, and resistor 511 of converter 500 are replaced with buffer 1041-1046 and resistors 1011a,b as shown in FIG. 10. Lateral PNP transistor 509 is replaced with lateral PNP transistor 1009. The remaining components of converter 1000 are the same as converter 500 (and are not shown in FIG. 10 for clarity).

PNP transistor 1009 is driven by SCR driver 1043-1045. The collector current of PNP transistor 1009 is sensed with small lateral PNP transistor 1043. The collector current of transistor 1043 is amplified with ratioed current mirror 1044,1045. Resistor 538 is preferably a high-value resistor (e.g., 50k ohms). When transistor 1042 is biased OFF, PNP transistor 1009 is driven with a forced beta of

(P1009 n104 4)/(P104 3 n104 5)

where P1009, n104 4, P104 3, and n104 5 are the respective areas of transistors 1009, 1044, 1043, and 1045. These transistors are preferably sized such that the forced beta is less than the minimum forward beta of PNP transistor 1009 over its operating temperature range. PNP transistor 1009 can thus be driven into saturation. This condition occurs when VOUT is about 100-300 mV below VIN.

During converter start-up and at any other time VOUT <VIN, PNP transistor 1009 operates in the active region. The excess current from transistor 1045 is diverted from PNP transistor 1009 to emitter follower 1042, which drives composite rectifier 1001. With low impedance drive off emitter follower 1042, the transient response of composite rectifier 1001 is damped with two low value resistors 1011a,b, each preferably about 150 ohms. Resistor 1011a partially compensates for the rise in PNP transistor 1009 base voltage caused by the voltage drop across resistor 1011b. Transistors 1027,1028 and resistor 535 comprise a trigger circuit for SCR driver 104 3-1045. This trigger circuit improves the turn-ON transient of composite rectifier 1001.

To prevent excessive substrate current, a second collector is preferably constructed outside the primary collector of PNP transistor 1009, as shown in the circuit layout of FIG. 11. During saturation of PNP transistor 1009, minority carriers injected into base 1102 by primary collector 1104 are collected by outer collector 1106, which feeds the minority carriers back to the base bias circuit. This significantly reduces stored charge in base 1102. PNP transistor 1009 can thus be biased on the verge of saturation, improving its transient response while reducing substrate current. Outer collector 1106 advantageously permits composite rectifier 1001 to operate near its minimum voltage drop (VCESAT1009 +VBE506) without excessive current loss into the substrate as VOUT approaches VIN.

A third exemplary embodiment of a portion of converter 500 constructed in accordance with the present invention is shown in FIG. 12. This portion of converter 500 is similar to the portion of converter 500 shown in FIG. 10, except that current mirror 1044,1045 is returned to input node 524 and emitter follower 1042 is eliminated. Resistor 1201 can be tied to node 522 as shown, or alternatively, can be tied to node 521 (not shown in FIG. 12). The remaining components of converter 1200 are the same as converter 500 (and are not shown in FIG. 12 for clarity).

Transistors 1243 and 1045 saturate regardless of the bias condition of PNP transistor 1009. The base voltage of PNP transistor 1009 equals VCESAT104 5 +VIN. Transistors 1009, 1044, 1243, and 1045 are preferably sized such that the forced beta of transistor 1009, determined by the following ratio of transistor areas,

(P1009 n104 4)/(P1243 n104 5)

is low enough to drive PNP transistor 1009 into saturation. When VOUT is well below VIN, and PNP transistor 1009 operates in the forward-active region, SCR driver 1243,1044,1045, of which transistors 1243 and 1045 are saturating, automatically reduces base drive to PNP transistor 1009. Because composite rectifier 1001 is driven by high-impedance SCR driver 1243,1044,1045, no damping resistor is required. Trigger circuitry 1027,1028 improves the turn-ON transient of SCR driver 1243,1044,1045.

Thus it is seen that boost DC-DC converters with synchronous composite rectifiers are provided that limit inductive in-rush current, include a shutdown mode, operate also in step-down mode, and can be fabricated using conventional bipolar processes. One skilled in the art will appreciate that the present invention can be practiced by other than the described embodiments, which are presented for purposes of illustration and not of limitation, and the present invention is limited only by the claims which follow.

Ma, Bing Fong

Patent Priority Assignee Title
11300988, Aug 07 2018 Battery Savers Inc.; BATTERY SAVERS INC Method and system to boost battery voltage
11658571, Apr 01 2020 Analog Devices International Unlimited Company Low power regulator circuit
6147478, Sep 17 1999 Texas Instruments Incorporated; Texas Instruments Inc Hysteretic regulator and control method having switching frequency independent from output filter
6188207, Mar 26 1999 TDK Corporation Switching power supply
6310466, Jul 05 1999 STMICROELECTRONICS S R L Synchronous CMOS rectifying circuit for step-up devices
6487098, Feb 01 2001 International Business Machines Corporation Power factor correction (PFC) circuit that eliminates an inrush current limit circuit
6639388, Apr 13 2000 Infineon Technologies AG Free wheeling buck regulator with floating body zone switch
7042199, Jul 28 2003 The United States of America as represented by the Administrator of the National Aeronautics and Space Administration Series connected buck-boost regulator
7084611, Oct 24 2002 Texas Instruments Incorporated DC/DC converter
7116568, Jul 28 2003 The United States of America as represented by the Administrator of the National Aeronautics and Space Administration Series connected buck-boost regulator
7276883, Aug 12 2004 Infineon Technologies Americas Corp Self-driven synchronous rectified boost converter with inrush current protection using bidirectional normally on device
7355368, Aug 12 2004 Infineon Technologies Americas Corp Efficient in-rush current limiting circuit with dual gated bidirectional hemts
7602158, Mar 21 2005 National Semiconductor Corporation Power circuit for generating non-isolated low voltage power in a standby condition
7615981, Jun 09 2004 O2Micro International Limited Boost converter with enhanced control capabilities of emulating an inductor current
7920396, Jul 13 2007 National Semiconductor Corporation Synchronous rectifier and controller for inductive coupling
8063516, Jan 15 2009 Microsemi Corporation Four quadrant MOSFET based switch
8242763, Mar 12 2010 SHENZHEN XINGUODU TECHNOLOGY CO , LTD DC to DC converter having ability of switching between continuous and discontinuous modes and method of operation
8274269, Nov 19 2008 Electronics and Telecommunications Research Institute Switching circuit and small-size high-efficiency DC-DC converter for portable devices including the same
8643350, Jun 11 2011 SHENZHEN CHINA STAR OPTOELECTRONICS TECHNOLOGY CO , LTD Self-driven synchronous rectification boost converter having high step-up ratio
9374001, Feb 03 2015 ACLEAP POWER INC Improving load transient response by adjusting reference current in isolated power converters
9423812, Jun 26 2007 VISHAY-SILICONIX Current mode boost converter using slope compensation
RE41766, Aug 12 2004 Infineon Technologies Americas Corp Self-driven synchronous rectified boost converter with inrush current protection using bidirectional normally on device
Patent Priority Assignee Title
5572417, Jul 13 1994 VLT, INC AC to DC boost power converters
////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Nov 03 1998Linear Technology Corporation(assignment on the face of the patent)
Dec 15 1998MA, BING FONGLinear Technology CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0097210200 pdf
May 02 2017Linear Technology CorporationLinear Technology LLCCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0574210543 pdf
Nov 05 2018Linear Technology LLCAnalog Devices International Unlimited CompanyCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0574230001 pdf
Date Maintenance Fee Events
May 21 2003M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Apr 30 2007M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Dec 03 2007ASPN: Payor Number Assigned.
Apr 01 2011M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Nov 30 20024 years fee payment window open
May 30 20036 months grace period start (w surcharge)
Nov 30 2003patent expiry (for year 4)
Nov 30 20052 years to revive unintentionally abandoned end. (for year 4)
Nov 30 20068 years fee payment window open
May 30 20076 months grace period start (w surcharge)
Nov 30 2007patent expiry (for year 8)
Nov 30 20092 years to revive unintentionally abandoned end. (for year 8)
Nov 30 201012 years fee payment window open
May 30 20116 months grace period start (w surcharge)
Nov 30 2011patent expiry (for year 12)
Nov 30 20132 years to revive unintentionally abandoned end. (for year 12)