A method and apparatus for controlling the thickness of a thermal interface between a processor die and a thermal plate in a microprocessor assembly are provided. The apparatus includes a generally rectangular shaped thermal top cover having a recessed portion of predetermined depth and aperture therein. The thermal top cover fits over the processor die. A thermal interface layer fills the recessed portion of the thermal top cover covering the processor die. The depth of the recessed portion is greater than the thickness of the processor die so that the thickness of the thermal interface layer is controlled. A thermal plate is placed over the thermal top cover in contact with the thermal grease so as to form a thermal path from the processor die to the thermal plate.

Patent
   6043560
Priority
Dec 03 1997
Filed
Dec 03 1997
Issued
Mar 28 2000
Expiry
Dec 03 2017
Assg.orig
Entity
Large
5
24
all paid
1. A processor assembly, comprising:
one of a printed circuit board and an organic land grid array;
a substrate coupled to said one of a printed circuit board and an organic land grid array;
a semiconductor device coupled to said one of a printed circuit board and an organic land grid array, said semiconductor device having a flat surface; and
a thermal top cover having:
a bottom portion mounted to said substrate; and
a top surface forming a rim a first predetermined distance from said flat surface.
8. A method for controlling the thickness of a thermal interface between a semiconductor device and a thermal plate, comprising:
coupling said semiconductor device to one of a printed circuit board and an organic land grid array;
coupling said one of a printed circuit board and an organic land grid array to a substrate;
coupling a thermal top cover to said substrate;
applying a thermal interface material to a flat surface of said semiconductor device; and
coupling said thermal plate to said top cover a predetermined distance from said flat surface.
2. The assembly of claim 1, further comprising a thermal plate coupled to said top surface, wherein said thermal plate is said first predetermined distance from said flat surface.
3. The assembly of claim 2, further including a thermal interface material disposed between said flat surface and said thermal plate.
4. The assembly of claim 1 wherein:
said top cover includes a recessed portion having an opening therein in which said semiconductor device is disposed;
said recessed portion includes an intermediate surface disposed between said top surface and said bottom portion; and
said first predetermined distance is determined by a second predetermined distance between said top surface and said intermediate surface;
wherein said second predetermined distance is greater than a thickness of said semiconductor device.
5. The assembly of claim 4, wherein:
said intermediate surface is in contact with said one of a printed circuit board and an organic land grid array.
6. The assembly of claim 1, wherein said top cover includes an opening exposing said flat surface.
7. The assembly of claim 1, wherein said first predetermined distance is between about 0.003-0.008 inches.
9. The method of claim 8, wherein coupling said thermal plate includes:
coupling said thermal plate to a top surface of said thermal top cover; and
placing said thermal plate in intimate contact with said thermal interface material.
10. The method of claim 8, wherein applying a thermal interface material includes filling a recessed portion of said top cover with said thermal interface material.
11. The method of claim 8, wherein coupling said thermal plate includes coupling said thermal plate to said top cover between about 0.003-0.008 inches from said flat surface.

1. Field of the Invention

This invention relates generally to the thermal interface between a semiconductor device and a thermal plate, and more particularly, to an apparatus and method for controlling the thickness of the thermal interface layer between a processor die and the thermal plate in a microprocessor device.

2. Description of the Related Art

In microprocessor devices, especially of the control collapse chip connection (C4) type, it is desirable to control the thickness of the thermal interface between the processor die and thermal plate. A continous and consistent thermal path will not be formed between the processor die and thermal plate if a controlled interface thickness is not maintained. This will impede the cooling of the processor die and other components of the microprocessor. It is therefore desirable that the thickness and thickness tolerance of the thermal interface be tightly controlled.

In the semiconductor industry, it is common for original equipment manufacturers (OEMs) to purchase microprocessors that have not been fully packaged. Often, the OEMs complete the packaging steps during the final assembly steps of the end product. As a result, many OEMs are left with the task of applying the thermal interface layer between the processor die and thermal plate. For the tolerance of the thermal interface layer to be tightly controlled, this packaging step is complex and costly for the OEMs.

The present invention is directed at reducing the complexity and thus cost associated with precisely and reliably controlling the thickness of the thermal interface layer for the OEMs during final assembly of the end product.

In one aspect of the present invention, an apparatus for controlling the thickness of a thermal interface between a semiconductor device and thermal plate in a microprocessor assembly is provided. The apparatus includes a thermal top cover having a recessed portion of predetermined depth that at least partially encloses the semiconductor device.

In another aspect of the present invention, a method for controlling the thickness of a thermal interface between a semiconductor device and thermal plate in a microprocessor assembly is provided. The method includes securing a thermal top cover having a recessed portion of predetermined depth around the semiconductor device.

Other objects and advantages of the invention will become apparent upon reading the following detailed description and upon reference to the drawings in which:

FIG. 1 is a cross-sectional view of a partially constructed microprocessor assembly illustrating an embodiment of a thermal top cover according to the present invention;

FIG. 2 is a perspective view of the thermal top cover shown in FIG. 1; and

FIG. 3 is a cross-sectional view of an embodiment of a completed microprocessor assembly according to the present invention.

While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.

Illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.

Turning now to the drawings and referring initially to FIG. 1, an improved microprocessor assembly is shown generally by reference numeral 10. The microprocessor assembly 10 includes an OLGA (Organic Land Grid Array) or printed circuit board 12 that is mounted to a substrate 14. The microprocessor 10 also includes a processor die 16, e.g., a C4 processor, which is in turn mounted to the OLGA 12. The processor die 16 has a substantially flat top surface 17, as shown in FIG. 1. The processor die 16 is an integrated circuit that is the processing core of the microprocessor assembly 10.

The microprocessor assembly 10 further includes an apparatus 18 for controlling the thickness of a thermal interface 20 (shown in FIG. 3). The apparatus 18 includes a thermal top cover 22 that is secured to the substrate layer 14 by four screws (not shown), which are received into holes 23 extending through the top cover 22 and into the substrate 14. The thermal top cover 22 is disposed in contact with the OLGA 12. In one embodiment, the thermal top cover 22 is rectangular in shape, as shown in FIG. 2, and is formed substantially of stainless steel. However, as those of ordinary skill in the art will recognize, other devices may be used to secure the thermal top cover 22 to the substrate 14 and the thermal top cover 22 may be formed of other thermally conductive or non-conductive materials.

The thermal top cover 22 is defined by a substantially flat outer periphery 24, as illustrated in FIG. 1. It is further defined by a substantially flat top surface 26 and a recess 27, as shown in FIGS. 1 and 2. The recess 27 is in turn defined by a sloped portion 28, and a substantially horizontal section 29. A pair of channels 30 are formed in the substantially horizontal section 29, as shown in FIG. 1. The channels 30 are adapted to fit around and interface with a corresponding pair of ink swatches 31 of the type known in the art, which are disposed on the OLGA 12. In one embodiment, the channels 30 and corresponding ink swatches 31 are approximately 3.5 mm wide and 15 mm long. A generally rectangular-shaped aperture 34 is formed in the recess 27, as illustrated in FIG. 2.

In one embodiment, the thermal top cover 22 is approximately 55.76 mm wide, 59.67 mm long, and 5.5 mm high. In this embodiment, the recess 27 is approximately 32.10 mm wide, 32.10 mm long, and 0.91 mm deep. The thermal top cover 22 is designed so that the substantially flat top surface 26 is disposed above the top surface 17 of the processor die 16, as shown in FIG. 1. This is what enables the thickness of the thermal interface 20 to be accurately and reliably controlled, as further discussed below.

The thermal top cover 22 is formed with recesses 36 at each of its four corners, as shown in FIG. 2. The recesses 36 have an arcuate section 38 disposed opposite to each respective corner. Also, each of the recesses 36 is provided with the holes 23 described above, which are adapted to receive the screws (not shown). The recesses 36 facilitate mounting of the thermal top cover 22 to the substrate 14.

In one embodiment, the thermal top cover 22 is formed by a stamping process. In an alternate embodiment, the thermal top cover 22 is formed by cold forging, die casting, or other similar high volume manufacturing technique.

The assembly shown in FIG. 1 illustrates what may typically be shipped to an OEM customer. The OEM customer may then fill the recess 27 with a thermal interface layer 20, as shown in FIG. 3. In one embodiment, the thermal interface layer 20 is a thermal grease formed of a silicon-based material, e.g., Shin-Etsu G749™ manufactured by Shin-Etsu of Japan, which may be applied by a dispensing machine. In another embodiment, the thermal interface layer 20 is a THERMFLOW™ film, which may be obtained from Chromerics, located in Massachusetts. The recess 27 controls the thickness of the thermal layer 20 so that the thermal layer 20 sufficiently covers the processor die 16 and also interfaces with a thermal plate 40. The depth of the recess 27 is greater than the thickness of the processor die 16. This ensures that the thermal plate 40 does not contact the surface of the processor die 16 and thus cause it to be damaged.

The thermal top cover 22 enables the OEM customer to maintain a close tolerance in the thickness of the thermal layer 20 during its formation. It is desirable to maintain such a close tolerance because the resistance of the thermal layer 20 is directly related to its thickness. Thus, the thicker the thermal layer 20 is the greater its thermal resistance. The optimal thickness of the thermal layer is between 0.003 and 0.008 inches. As long as the thickness of the thermal layer is maintained in this range, maximum heat transfer from the processor die 16 to the thermal plate 40 can be achieved.

The thermal plate 40 is disposed above the OLGA 12 and processor die 16 and is provided for cooling the various electrical components of the microprocessor assembly 10. The thermal plate 40 performs this function by dissipating heat along its entire surface, which is many times the size of the OLGA 12 and processor die 16. In one embodiment, the thermal plate 40 is approximately the same size as the substrate 14. As shown in FIG. 3, heat is transferred from the processor die 16 to the thermal plate 40 along the thermal path indicated by the arrows A. In this embodiment, the thermal plate 40 is formed of aluminum.

The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Accordingly, the protection sought herein is as set forth in the claims below.

Mahajan, Ravindranath V., Starkston, Robert, Gealer, Charles A., Haley, Kevin J., Krauskopf, Joseph C., Delaplane, Niel C.

Patent Priority Assignee Title
6657275, Aug 02 1999 Intel Corporation Pad and via placement design for land side capacitors
6819566, Oct 25 2002 Veeco Instruments INC Grounding and thermal dissipation for integrated circuit packages
6888722, Dec 30 1999 Intel Corporation Thermal design for minimizing interface in a multi-site thermal contact condition
7313036, Feb 15 2005 Samsung Electronics Co., Ltd. Memory device having open bit line architecture for improving repairability and method of repairing the same
8786075, Apr 27 2012 AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD Electrical circuit with component-accommodating lid
Patent Priority Assignee Title
4692790, Sep 06 1984 NEC Corporation Structure for connecting leadless chip carrier
4866571, Apr 19 1982 Olin Corporation Semiconductor package
4977748, Dec 05 1988 Vacuum container for cryogenically cooled electron device packaging
5134463, Oct 23 1989 Mitsubishi Denki Kabushiki Kaisha Stress relief layer providing high thermal conduction for a semiconductor device
5182632, Nov 22 1989 Tactical Fabs, Inc. High density multichip package with interconnect structure and heatsink
5208732, May 29 1991 Texas Instruments Incorporated Memory card with flexible conductor between substrate and metal cover
5291065, Dec 16 1991 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of fabricating semiconductor device
5296739, Apr 08 1991 Semikron Elektronik GmbH Circuit arrangement with a cooling member
5397919, Mar 04 1993 Tyco Electronics Logistics AG Heat sink assembly for solid state devices
5566052, Jun 08 1995 RPX CLEARINGHOUSE LLC Electronic devices with electromagnetic radiation interference shields and heat sinks
5585671, Oct 07 1994 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD Reliable low thermal resistance package for high power flip clip ICs
5615056, Dec 04 1992 Sony Corporation Apparatus for recording and reproducing a digital video and audio signal
5619399, Feb 16 1995 Comcast Cable Communications, LLC Multiple chip module mounting assembly and computer using same
5646445, Jul 07 1995 Mitsubishi Denki Kabushiki Kaisha Semiconductor device having electrodes embedded in an insulating case
5786635, Dec 16 1996 GLOBALFOUNDRIES Inc Electronic package with compressible heatsink structure
5793106, Feb 28 1995 Hitachi, Ltd. Semiconductor device
5834842, Jan 17 1996 Mitsubishi Denki Kabushiki Kaisha Semiconductor device, semiconductor module, and radiating fin
5883396, Jul 12 1993 Peregrine Semiconductor Corporation High-frequency wireless communication system on a single ultrathin silicon on sapphire chip
5900312, Nov 08 1996 Gore Enterprise Holdings, Inc Integrated circuit chip package assembly
5907474, Apr 25 1997 GLOBALFOUNDRIES Inc Low-profile heat transfer apparatus for a surface-mounted semiconductor device employing a ball grid array (BGA) device package
5915170, Sep 20 1994 Tessera, Inc. Multiple part compliant interface for packaging of a semiconductor chip and method therefor
5919329, Oct 14 1997 W L GORE & ASSOCIATES, INC Method for assembling an integrated circuit chip package having at least one semiconductor device
5923086, May 14 1997 Intel Corporation Apparatus for cooling a semiconductor die
5936849, Jul 27 1998 Bell Semiconductor, LLC Text fixture retainer for an integrated circuit package
///////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Nov 18 1997HALEY, KEVIN J Intel CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0089040841 pdf
Nov 18 1997DELAPLANE, NEIL C Intel CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0089040841 pdf
Nov 18 1997MAHAJAN, RAVINDRANATH V Intel CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0089040841 pdf
Nov 18 1997STARKSTON, ROBERTIntel CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0089040841 pdf
Nov 18 1997GEALER, CHARLES AIntel CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0089040841 pdf
Dec 01 1997KRAUSKOPF, JOSEPH C Intel CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0089040841 pdf
Dec 03 1997Intel Corporation(assignment on the face of the patent)
Date Maintenance Fee Events
Sep 29 2003M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Sep 21 2007M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Sep 19 2011M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Mar 28 20034 years fee payment window open
Sep 28 20036 months grace period start (w surcharge)
Mar 28 2004patent expiry (for year 4)
Mar 28 20062 years to revive unintentionally abandoned end. (for year 4)
Mar 28 20078 years fee payment window open
Sep 28 20076 months grace period start (w surcharge)
Mar 28 2008patent expiry (for year 8)
Mar 28 20102 years to revive unintentionally abandoned end. (for year 8)
Mar 28 201112 years fee payment window open
Sep 28 20116 months grace period start (w surcharge)
Mar 28 2012patent expiry (for year 12)
Mar 28 20142 years to revive unintentionally abandoned end. (for year 12)