A low power clock oscillator circuit for driving microprocessors and other digital circuits is provided. The clock oscillator includes a resonant network for providing a sinusoidal waveform at a predetermined frequency. A first amplifier for amplifying the sinusoidal input waveform provides an output to a second amplifier. The second amplifier converts the amplified sinusoidal waveform to a continuous pulse output having a level-shifted voltage level greater than the amplitude of the sinusoidal waveform. The first amplifier is powered from a power source having a voltage level that is less than the power source that powers the second amplifier. Additionally, the second amplifier includes an enable input for disabling the continuous pulse output to permit decreased power operation with fast restart capability.

Patent
   6137374
Priority
Oct 15 1998
Filed
Oct 15 1998
Issued
Oct 24 2000
Expiry
Oct 15 2018
Assg.orig
Entity
Large
10
18
all paid
7. A method of minimizing power to a clock oscillator circuit, wherein said oscillator circuit includes a resonant network configured as a Colpitts oscillator for generating a sinusoidal input waveform, a first amplifier for amplifying the sinusoidal input waveform, a second amplifier for providing a continuous pulse output, and a power source having a voltage level for providing power to the oscillator circuit, the method comprising the steps of:
applying power from the power source to the oscillator circuit;
reducing the voltage level applied to the first amplifier;
producing an amplified sinusoidal output from the first amplifier in response to the sinusoidal input waveform being applied as an input signal to the first amplifier;
coupling a portion of the amplified sinusoidal output to the resonant network through a load resistor;
supplying a single supply voltage to the second amplifier;
converting the amplified sinusoidal signal to a continuous pulse output of the second amplifier, said a supply voltage level greater than the voltage level applied to the first amplifier; and
disabling the continuous pulse output in response to an input applied to the second amplifier.
1. A low power clock oscillator circuit for reducing circuit power consumption comprising;
a resonant network configured as a Colpitts oscillator for providing an input waveform of a specified frequency to the oscillator circuit;
a first amplifier including an input coupled to the resonant network and an output coupled to the resonant network through a load resistor for producing a sinusoidal output having an oscillating frequency substantially equal to the input waveform frequency, said first amplifier having a supply terminal for receiving a supply voltage;
a bias resistor coupled between the first amplifier input and the first amplifier output;
a second amplifier having an enable input and a signal input connected to the output of the first amplifier for converting the first amplifier sinusoidal output to a continuous pulse output, said second amplifier having a single supply terminal for receiving a supply voltage, wherein the second amplifier supply voltage is greater than the supply voltage of the first amplifier;
whereby powering the first amplifier from the lower supply voltage causes a reduction in supply current thereby reducing the power consumption of the clock oscillator circuit.
9. A low power clock oscillator circuit for reducing circuit power consumption comprising;
a resonant network configured as a Colpitts oscillator for providing an input waveform of a specified frequency to the oscillator circuit;
a first amplifier including an input coupled to the resonant network and an output coupled through a load resistor to the resonant network for producing a sinusoidal output having an oscillating frequency substantially equal to the input waveform frequency, said first amplifier having a supply terminal for receiving a supply voltage; and
a bias resistor coupled between the first amplifier input and the first amplifier output for
a second amplifier having a signal input and an enable input, said signal input being connected to the output of the first amplifier for converting the first amplifier sinusoidal output to a continuous pulse output, said enable input for disabling the continuous pulse output of said buffer amplifier thereby reducing power consumption of the oscillator circuit, said second amplifier including a supply terminal for receiving a supply voltage, wherein the second amplifier supply voltage is greater than the supply voltage of the first amplifier;
whereby powering the first amplifier from the lower supply voltage causes a reduction in supply current thereby reducing the power consumption of the clock oscillator circuit.
2. The low power clock oscillator circuit of claim 1 further comprising a voltage dropping device connected between a supply terminal of said first amplifier and a low voltage power supply for providing a decreased supply voltage to the first amplifier.
3. The low power clock oscillator circuit of claim 2 wherein the voltage dropping device is a diode.
4. The low power clock oscillator circuit of claim 1 wherein the first amplifier is a CMOS inverter gate.
5. The low power clock oscillator circuit of claim 1 wherein the second amplifier further comprises an enable input for disabling the continuous pulse output of said buffer amplifier thereby reducing power consumption of the oscillator circuit.
6. The low power clock oscillator circuit of claim 1 wherein the resonant network is a Colpitts configuration.
8. The method of claim 7 further comprising the steps of disabling the continuous pulse output in response to an input applied to the second amplifier.

1. Field of the Invention

The present invention relates generally to oscillator circuits for providing a waveform of a predetermined frequency. More particularly, the invention relates to an oscillator circuit that minimizes input power requirements having a continuous pulse output.

2. Discussion

With the current growth in electrical and electronic technology, there is a growing interest in broadening the maintenance and service functions of various systems. One of the more promising areas for increasing system monitoring capability is automotive ignition off systems.

Numerous functions in an automobile are monitored by on-vehicle systems when the ignition is off. Examples of such functions include, door ajar detection and alarm, remote keyless entry, local door lock/unlock, and anti-theft alarm systems. The availability of these functions provide consumers with enhanced convenience and comfort, however in return there is an increased risk that the vehicle battery will not retain sufficient energy to start the vehicle because of the ignition off draw (IOD) required to power the monitor circuits. Due to the continuous power drawn from the battery there is a limited period of time that the vehicle can remain idle before the battery stored charge is depleted.

In general, IOD monitor circuits comprise sensors to acquire data, analog-to-digital conversion circuitry, microprocessors to manipulate the digital data, and oscillators to drive the microprocessors. In IOD monitor circuits the oscillator consumes a significant portion of the power that drives each circuit. Generally, an oscillator is comprised of a linear portion that generates a sinusoidal waveform at a predetermined frequency and a buffer amplifier that converts the sinusoidal signal to a square-wave output which is suitable for driving a microprocessor. The output drive stage of the linear portion of the oscillator consumes the majority of the power within the circuit. The drive stage is typically a push-pull Class AB amplifier configuration in which the current draw is directly related to the voltage applied. Powering the entire oscillator from the same voltage level results in significant power consumption within the linear stage of the circuit, thereby substantially reducing the period of time a vehicle may be left idle before the battery dies. While conventional oscillator circuit configurations can be used to drive microprocessors, they have not proven capable of providing a clock signal without substantial power consumption.

Therefore, it is desirable to reduce the IOD of automotive electrical circuits by reducing the power consumption of the oscillator circuits. Powering the linear portion of the oscillator circuit from a lower voltage level than the remainder of the circuit minimizes the circuit power consumption.

It is another object of the present invention to provide a fast start-up capability so that the oscillator can be maintained in a low-power sleep mode, thereby minimizing power consumption during periods of time when the particular monitor circuit is not required.

It is also another object of the present invention to use a common source voltage to power the oscillator and the remainder of the circuit. Employing a common voltage source minimizes the cost and complexity of the overall system.

Further, it is another object of the present invention to employ standard low-cost devices for the oscillator circuit.

To achieve the foregoing objectives, the present invention is an improved low power clock oscillator circuit. The oscillator includes a resonant network for providing a sinusoidal reference waveform of a predetermined frequency. The sinusoidal reference waveform is amplified by an oscillator amplifier which is powered from a voltage source. The amplified reference waveform is converted to a continuous pulse output and level-shifted by a level-shifter amplifier. The level-shifter is powered at a higher voltage level than the oscillator amplifier. The continuous pulse output waveform from the level-shifter is used to drive digital circuitry. In addition, an enable input may be added to the level-shifter amplifier to permit a further reduction in power consumption and enable fast-startup after a period of inactivity.

Additional advantages and features of the present invention will become apparent to those skilled in the art upon reading the following detailed description and upon reference to the drawings in which:

FIG. 1 is a schematic diagram of the showing a preferred embodiment of the invention; and

FIG. 2 is a signal diagram showing the current and voltage waveforms associated with the preferred embodiment of the invention.

The following description of the preferred embodiment is merely exemplary in nature and is in no way intended to limit the invention or its application or uses.

Referring to FIG. 1, an exemplary low power clock oscillator is illustrated at 10. The present oscillator circuit 10 operates at a frequency of approximately 4 MHz, although both higher and lower clock frequencies are envisioned. Thus, oscillators operating from approximately 100 Hz to 100 MHz are possible with clock circuits provided in accordance with the present invention.

The clock oscillator circuit 10 comprises a resonant network 12, an oscillator amplifier 14, a level-shifter amplifier 16, and a voltage dropping circuit 18. The resonant network 12 provides an input waveform of a specified frequency from the output to the input of oscillator amplifier 14. The resonant network 12 of the present embodiment is a Colpitts configuration, however, the principles of the invention may be readily extended to other resonant network configurations such as Hartley and Pierce oscillators. The components that comprise resonant network 12 include a biasing resistor 20 connected from the input to the output of oscillator amplifier 14, a crystal 22 with associated capacitors 24 and 26, and a load resistor 28 coupled from the output of oscillator amplifier 14 to crystal 22.

The output of oscillator amplifier 14 connects to the input of level-shifter amplifier 16 which also receives an enable input. In the present embodiment CMOS devices are used for oscillator amplifier 14 and level-shifter amplifier 16, however other well known IC families are also envisioned, such as bipolar and FAST as well as custom IC implementations. Power to level-shifter amplifier 16 is provided directly from +5 volt source 30. Whereas, power to oscillator amplifier 14 is provided from +5 volt source 30 through a voltage dropping circuit 32 that comprises four series diodes. Although the voltage dropping circuit in the present embodiment is a string of diodes, it is within the scope of the invention to employ other devices, such as zener diodes, resistors in combination with a decoupling capacitor, and voltage regulators.

Referring to FIGS. 1 and 2, the operation of the presently preferred embodiment is illustrated. During steady-state operation resonant network 12 supplies a sinusoidal input waveform of approximately 4 MHz to the input of oscillator amplifier 14. The input waveform is amplified by oscillator amplifier 14 and provided as a substantially sinusoidal input to level-shifter amplifier 16. In the present embodiment, the amplitude of the amplified waveform is less than 2 volts. The maximum amplitude of the amplified waveform is limited to the Vcc voltage minus the voltage drop of the output stage of oscillator amplifier 14. Decreasing the voltage level of oscillator amplifier 14 Vcc causes a commensurate decrease in the current flowing through the output stage, thereby decreasing the power consumption of the oscillator circuit 10. Although decreasing the voltage level of the oscillator amplifier 14 Vcc minimizes the power consumption of oscillator circuit 10, the resulting amplified waveform must be of sufficient amplitude relative to the input voltage threshold of level-shifter amplifier 16 to ensure reliable switching. Additionally, although in the present embodiment Vcc of oscillator amplifier 14 is limited to less than 3 volts, it is within the scope of the invention to limit oscillator amplifier 14 Vcc to voltages that range from minimally less than the level-shifter 16 Vcc, to voltage levels that are approximately equal to the input voltage threshold of level shifter 16. Level-shifter amplifier 16 converts the low voltage sinusoidal signal to a continuous pulse output having an amplitude of approximately 5 volts. In the present embodiment the duty cycle of the level-shifter amplifier output waveform is approximately 50%, however in other embodiments it may vary due to differences in the amplitude of the input waveform and the high and low input threshold voltages of different IC families. Additionally, although discrete devices are used in the present embodiment, it is envisioned that the clock oscillator circuit 10 may be implemented in a custom IC in which the bias circuitry is optimized for operation with multiple Vcc inputs.

The steady-state supply current, is, of clock oscillator circuit 10 is dominated by the current flowing through oscillator amplifier 14, with a negligible amount of current flowing into resonant network 12 and level-shifter amplifier 16. The majority of the current in oscillator amplifier 14 flows through the push-pull output stage which operates in the linear region. Although the invention embodies other output stage configurations such as class A and class B circuits, it is ideally suited for Class AB push-pull configurations. In a push-pull output stage the amplitude of the current is proportional to the amplitude of Vcc. Therefore, decreasing the amplitude of Vcc causes the current amplitude to decrease resulting in less power being drawn from the +5 volt source 30. In the present embodiment, decreasing Vcc of the oscillator amplifier 14 to approximately 2.6 volts results in a 50% decrease in supply current to oscillator circuit 10.

Again referring to FIG. 1, the operation of the enable input of level-shifter 16 is as follows. To further reduce power consumption of the oscillator circuit 10 the level-shifter amplifier 16 may be disabled by means of an enable input. When operation of the monitor circuit is not required the output of level-shifter amplifier 16 is set to the low state reducing the output stage current, thereby minimizing the power draw of the amplifier 16. The enable input has the further advantage of providing a fast restart capability for the oscillator circuit 10. At initial startup an oscillator circuit generally requires thousands of clock cycles before providing a stable output waveform as the voltage across the crystal gradually settles out to its steady-state level. Disabling the output of the second amplifier, but permitting the first amplifier to continue to function permits the voltage across the crystal to remain stable, thereby enabling the oscillator circuit to provide a stable waveform within a couple of cycles of restart.

From the foregoing it will be understood that the invention provides a circuit that is capable of reducing the IOD of automotive electrical circuits by reducing the power consumption of the oscillator circuits. Powering the linear portion of the oscillator circuit from a lower voltage level than the remainder of the circuit minimizes the circuit power consumption.

Additionally, the invention provides a fast start-up capability so that the oscillator can be maintained in a low-power sleep mode, thereby minimizing power consumption during periods of time when the particular monitor circuit is not required.

Also, the present invention encompasses circuits that use a common source voltage to power the oscillator and the remainder of the circuit. Employing a common voltage source minimizes the cost and complexity of the overall system.

Further, the present invention includes embodiments that employ standard low-cost devices for the oscillator circuit as well as custom IC implementations.

Although certain preferred embodiments of the invention have been herein described in order to afford an enlightened understanding of the invention, and to describe its principles, it should be understood that the present invention is susceptible to modification, variation, innovation and alteration without departing or deviating from the scope, fair meaning, and basic principles of the subjoined claims.

Merrill, Brian R.

Patent Priority Assignee Title
10826388, Dec 11 2018 Texas Instruments Incorporated Charge pump circuits
11239750, Dec 11 2018 Texas Instruments Incorporated Charge pump circuits
11496138, Jul 02 2020 Qualcomm Incorporated Frequency stabilization
6529712, Aug 25 1999 Skyworks Solutions, Inc; WASHINGTON SUB, INC ; ALPHA INDUSTRIES, INC System and method for amplifying a cellular radio signal
6778032, Apr 16 2001 Sanyo Electric Co., Ltd. Voltage controlled oscillator and phase-locked oscillator using the same
7167062, Apr 05 2002 TELEFONAKTIEBOLAGET LM ERICSSON PUBL Oscillator circuit and oscillator biasing method
7489209, Apr 20 2006 CERBERUS BUSINESS FINANCE, LLC, AS COLLATERAL AGENT High stability fast start up oscillator for implants
7642873, Mar 31 2007 SanDisk Technologies LLC Method for enabling an oscillator circuit using transition detection
7642874, Mar 31 2007 SanDisk Technologies LLC Oscillator circuit with transition detection enable
7768358, Mar 02 2007 LAPIS SEMICONDUCTOR CO , LTD Oscillatory signal output circuit for capacitive coupling an oscillating signal with bias voltage applied
Patent Priority Assignee Title
4064468, Aug 29 1975 Sharp Kabushiki Kaisha Low voltage compensator for power supply in a complementary MOS transistor crystal oscillator circuit
4591807, Dec 03 1984 Motorola, Inc. Low power, low voltage oscillator
4618837, Jul 03 1981 Kabushiki Kaisha Daini Seikosha Low-power consumption reference pulse generator
4896122, Jul 14 1989 Motorola, Inc.; MOTOROLA, INC , SCHAUMBURG, IL A CORP OF DE Multiple bandwidth crystal controlled oscillator
4990847, Dec 19 1988 Mitsubishi Denki Kabushiki Kaisha Microcomputer
5126695, Jun 14 1989 Seiko Epson Corporation Semiconductor integrated circuit device operated with an applied voltage lower than required by its clock oscillator
5155453, May 23 1991 SAMSUNG ELECTRONICS CO , LTD Low-power crystal oscillator
5184094, Aug 16 1991 MYCROSENSOR TECHNOLOGIES, LLC Low power oscillator circuits
5208558, Nov 29 1990 Kabushiki Kaisha Toshiba Crystal oscillator having plural inverters disabled after start-up
5220291, Mar 20 1992 MADAUS SCHWARZER MEDIZINTECHNIK GMBH & CO KG Complementary transistor oscillator
5325074, Oct 29 1991 ROHM CO , LTD Oscillator with supply voltage changeover according to activated and disabled states of a microcomputer
5331296, Oct 16 1992 National Semiconductor Corporation Oscillator having controllable frequency compensation for suppressing undesired frequency of oscillation
5483205, Jan 09 1995 Texas Instruments Incorporated Low power oscillator
5486795, Apr 22 1993 Mindspeed Technologies Low power crystal oscillator
5552751, Jun 06 1995 MICROCHIP TECHNOLOGY, INC Low voltage, low power oscillator having voltage level shifting circuit
5557243, Apr 19 1995 MAGNACHIP SEMICONDUCTOR LTD Oscillation circuit with power limiting controller
5719534, Jan 30 1995 NEC Corporation Semiconductor integrated circuit having low power consumption oscillator
5757242, Dec 09 1996 Transpacific IP Ltd Low power consumption oscillators with output level shifters
///////////////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Oct 13 1998MERRILL, BRIAN R Chrysler CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0097210783 pdf
Oct 15 1998Chrysler Corporation(assignment on the face of the patent)
Apr 01 2004DaimlerChrysler CorporationSIEMENS VDO AUTOMOTIVE ELECTRONICS CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0160590722 pdf
Aug 03 2007Chrysler LLCWilmington Trust CompanyGRANT OF SECURITY INTEREST IN PATENT RIGHTS - FIRST PRIORITY0197730001 pdf
Aug 03 2007Chrysler LLCWilmington Trust CompanyGRANT OF SECURITY INTEREST IN PATENT RIGHTS - SECOND PRIORITY0197670810 pdf
Jan 02 2009Chrysler LLCUS DEPARTMENT OF THE TREASURYGRANT OF SECURITY INTEREST IN PATENT RIGHTS - THIR0222590188 pdf
Jun 04 2009Wilmington Trust CompanyChrysler LLCRELEASE OF SECURITY INTEREST IN PATENT RIGHTS - SECOND PRIORITY0229100740 pdf
Jun 04 2009Wilmington Trust CompanyChrysler LLCRELEASE OF SECURITY INTEREST IN PATENT RIGHTS - FIRST PRIORITY0229100498 pdf
Jun 08 2009US DEPARTMENT OF THE TREASURYChrysler LLCRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0229100273 pdf
Jun 10 2009NEW CARCO ACQUISITION LLCTHE UNITED STATES DEPARTMENT OF THE TREASURYSECURITY AGREEMENT0229150489 pdf
Jun 10 2009NEW CARCO ACQUISITION LLCChrysler Group LLCCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0229190126 pdf
Jun 10 2009Chrysler LLCNEW CARCO ACQUISITION LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0229150001 pdf
May 24 2011THE UNITED STATES DEPARTMENT OF THE TREASURYCHRYSLER GROUP GLOBAL ELECTRIC MOTORCARS LLCRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0263430298 pdf
May 24 2011Chrysler Group LLCCITIBANK, N A SECURITY AGREEMENT0264040123 pdf
May 24 2011THE UNITED STATES DEPARTMENT OF THE TREASURYChrysler Group LLCRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0263430298 pdf
Feb 07 2014Chrysler Group LLCJPMORGAN CHASE BANK, N A SECURITY AGREEMENT0323840640 pdf
Dec 21 2015CITIBANK, N A FCA US LLC, FORMERLY KNOWN AS CHRYSLER GROUP LLCRELEASE OF SECURITY INTEREST RELEASING SECOND-LIEN SECURITY INTEREST PREVIOUSLY RECORDED AT REEL 026426 AND FRAME 0644, REEL 026435 AND FRAME 0652, AND REEL 032384 AND FRAME 05910377840001 pdf
Feb 24 2017CITIBANK, N A FCA US LLC FORMERLY KNOWN AS CHRYSLER GROUP LLC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0428850255 pdf
Nov 13 2018JPMORGAN CHASE BANK, N A FCA US LLC FORMERLY KNOWN AS CHRYSLER GROUP LLC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0481770356 pdf
Date Maintenance Fee Events
Mar 29 2004M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Mar 27 2008M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Apr 24 2012M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Oct 24 20034 years fee payment window open
Apr 24 20046 months grace period start (w surcharge)
Oct 24 2004patent expiry (for year 4)
Oct 24 20062 years to revive unintentionally abandoned end. (for year 4)
Oct 24 20078 years fee payment window open
Apr 24 20086 months grace period start (w surcharge)
Oct 24 2008patent expiry (for year 8)
Oct 24 20102 years to revive unintentionally abandoned end. (for year 8)
Oct 24 201112 years fee payment window open
Apr 24 20126 months grace period start (w surcharge)
Oct 24 2012patent expiry (for year 12)
Oct 24 20142 years to revive unintentionally abandoned end. (for year 12)