The invention relates to a multi-output monolithic device, and particularly to a multi-output monolithic integrated circuit device without generating a simultaneous switch output (SSO) in communication or in a network, in which the plurality of output port will not switch from "0" to "1" or from "1" to "0" simultaneously to prevent insufficient power supply caused by a simultaneous switch, resulting in noise generation and errorous operations. A multi-bit shift register in used in the invention to make each output port have a different and to reduce the probability of the same output value on each output port, thereby reducing the influence of SSO. Then, a slightly different delay is made of each output port during output, so as to eliminate SSO.

Patent
   6158013
Priority
Feb 04 1998
Filed
Aug 18 1998
Issued
Dec 05 2000
Expiry
Aug 18 2018
Assg.orig
Entity
Small
0
7
EXPIRED
1. A multi-output port monolithic device without a simultaneous switch output generated, wherein the plurality of ports do not switch simultaneously, thereby avoiding insufficient power supply on the device and errors in operations, comprising:
a single port scramble code generator;
a multi-bit shift register device for storing scramble codes generated by the single port scramble code generator;
a plurality of combiners which respectively combine the scramble codes stored in each bit of the multi-bit shift register device and data to be output from the plurality of output ports; and
a transceiver for receiving combined data and transmitting the combined data to the plurality of output ports.
2. A multi-output port monolithic device as claimed in claim 1, wherein the bit number of the shift register device is equal to the output port number of the multi-output port monolithic device.

1. Field of the Invention

The invention relates to a multi-output monolithic device, and particularly to a multi-output monolithic IC device for the communication of the network, in which the plurality of output port will not switch from "0" to "1" or from "1" to "0" simultaneously.

2. Description of the Related Art

Generally, a networking IC is designed based on ANSI standard, wherein a single port pseudo random generator is just suitable for an IC device with a single output port. Therefore, as to a multi-output port IC device, a simultaneous switch output (SSO) of the plurality of ports can not only be avoided but also be overcome. Since the out of the plurality ports of a multi-output port monolithic IC device switch simultaneously whatever from "0" to "1" or from "1" to "0" (that is SSO), more power will be consumed, resulting in noises created inside the chip and errorous operations. In order to resolve the above-mentioned problem in the prior art, the number of grounding points of the IC device are increased, namely increasing Vcc and VG to reduce noises caused by SSO. However, this method will also increase the number of pins on the IC device, resulting in increasing cost and excessive volume of the IC device.

The object of the invention is to provide a low-cost multi-output port monolithic device, wherein the probability for generating the same output values on the plurality of output port of the device is reduced so as to eliminate SSO and noises as well as errorous operations caused by SSO.

The other object of the invention is that only one pseudo random generator is used to overcome the simultaneous switch output problem in the multi-output port monolithic device without increasing the number of gate.

FIG. 1 is a schematic view illustrating a conventional monolithic IC device based on ANSI standard; and

FIG. 2 is a schematic view illustrating a multi-output port monolithic IC device in accordance with the invention.

In general, a communication or networking IC is designed based on ANSI standard, adopting a single port pseudo random generator, wherein each shift register represents a single bit. As to a single output port monolithic IC device, a simultaneous switch (0→1 or 1→0) output problem will never happen. However, as to a multi-output port monolithic IC device, even a plurality of pseudo random generators are utilized therein, the simultaneous switch output problem on the plurality of output ports can not be resolved, and the gate number of the device will be increased. Since I/O switches consume large power, the simultaneous switch output will result in large power consummation and logic errors so as to occur errorous operations inside the devise.

In order to resolve the simultaneous switch output problem for the multi-output port monolithic IC device, the invention uses a multi-bit shift register to cause the plurality of output ports of the device to generate different pseudo random generator without increasing pseudo random generators (that is, only one pseudo random generator is shared), thereby extremely reducing the probability of the same output value on each output port. Moreover, clock sampling delays are used to make the output of each output port have a different time delay, so that the simultaneous switch output problem of the output ports can be overcome.

Referring to FIG. 1, a monolithic IC device based on ANSI standard is shown, wherein only one pseudo random generator 11 is used. The output of the pseudo random generator 11 is combined with the data to be output by a combiner 12. However, such a design can not solve the simultaneous switch output problem in the multi-output port device because there exists only one pseudo random generator. Referring to FIG. 2, a multi-output port monolithic IC device according to an embodiment of the invention is shown, wherein only one pseudo random generator 21 is used. The output of the pseudo random generator 21 is first transmitted to and stored in order in shift register device 22. The register number of the shift register device 22 must be equal to the number of the output ports of the monolithic IC device. That is, if the device has 4 output ports, the shift register device 22 must contain 4 shift registers, and if the device has 8 output ports, the shift register device 22 must contain 8 shift registers, and the like. Therefore, the scramble codes of the output ports are different from each other. In the embodiment shown in FIG. 2, a monolithic device having 4 output port is taken as an example (i.e. the shift register device 22 is a 4-bit shift register device). Four scramble codes of the shift register device 22 are combined with the data to be output from 4 output ports (not shown) of the device by 4 combiners 231, 232, 233 and 234, respectively, so that the probability for the 4 output ports having the same output value is greatly reduced. After that, the combined data of the 4 scramble codes of the shift register device 22 and output data to be output from the 4 output ports are transmitted to a transceiver 24, and then output from the 4 output ports (not shown) of the monolithic device. Before the combined data stored in the 4 bits of the transceiver 24 are respectively transmitted to the output ports, different delay clock samplings are applied to the 4 bits of the transceiver 24 respectively by a delay circuit 25. Therefore, there are time differences between the data each stored in the 4 bits of the transceiver 24 to the 4 output ports, respectively. That is, the switching time of the output value on each output port is different in order to prevent the simultaneous output switch. Based on the above, the simultaneous switch output problem on the output ports of the multi-output port monolithic device is resolved by low cost without increasing the number of the pseudo random generators and the gate number of the device.

In the embodiment described above, only one monolithic device with 4 output ports is taken as an example. The invention can be utilized in a monolithic device with a plurality of output ports. Any concept or structure similar to that of the invention is all included in claims described hereinafter.

Chow, Yu-Chun, Lee, Chun-Tsung

Patent Priority Assignee Title
Patent Priority Assignee Title
4409592, Apr 20 1981 Multipoint packet data communication system using random access and collision detection techniques
4890009, Apr 30 1987 Hitachi, Ltd. Monolithic integrated circuit device
4910735, Dec 17 1986 Fujitsu Limited Semiconductor integrated circuit with self-testing
5727212, Apr 12 1995 International Business Machines Corporation Object oriented device driver system for procedural device drivers
5929683, Sep 04 1996 Micronas Semiconductor Holding AG Clock generator for generating a system clock causing little electromagnetic interference
5944833, Mar 07 1996 GEMALTO S A Integrated circuit and method for decorrelating an instruction sequence of a program
5948102, Dec 19 1994 SGS-THOMSON MICROELECTRONICS, S A Method and device to improve the security of an integrated circuit
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jun 08 1998CHOW, YU-CHUNADMtek IncorporatedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0094040026 pdf
Jun 20 1998LEE, CHUN-TSUNGADMtek IncorporatedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0094040026 pdf
Aug 18 1998ADMTEK, Incorporated(assignment on the face of the patent)
Date Maintenance Fee Events
May 05 2004M2551: Payment of Maintenance Fee, 4th Yr, Small Entity.
Jun 16 2008REM: Maintenance Fee Reminder Mailed.
Dec 05 2008EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Dec 05 20034 years fee payment window open
Jun 05 20046 months grace period start (w surcharge)
Dec 05 2004patent expiry (for year 4)
Dec 05 20062 years to revive unintentionally abandoned end. (for year 4)
Dec 05 20078 years fee payment window open
Jun 05 20086 months grace period start (w surcharge)
Dec 05 2008patent expiry (for year 8)
Dec 05 20102 years to revive unintentionally abandoned end. (for year 8)
Dec 05 201112 years fee payment window open
Jun 05 20126 months grace period start (w surcharge)
Dec 05 2012patent expiry (for year 12)
Dec 05 20142 years to revive unintentionally abandoned end. (for year 12)