A method for forming self-rounded shallow trench isolation is described. A pad oxide layer is provided over the surface of a semiconductor substrate. A nitride layer is then deposited overlying the pad oxide layer. isolation trenches are then etched through the nitride and pad oxide layers into the semiconductor substrate. A layer of oxide is then deposited over the said nitride layer and within the isolation trenches. The oxide layer is then polished away through chemical and mechanical polishing wherein the substrate is planarized. The nitride layer is then etched away using a special dry-etch recipe that has a higher etching rate for silicon nitride than oxide. The dry-etch recipe also has a very low etching rate for the silicon substrate. This results in the removal of the nitride layer, rounding the shoulders of the trench and leaving the substrate unaffected. The fabrication of the integrated circuit device is completed.
|
9. A method of manufacturing an integrated circuit device comprising:
providing a pad oxide layer over the surface of a silicon semiconductor substrate; depositing a sacrificial oxide layer overlying said pad oxide layer; depositing a nitride layer overlying said sacrificial oxide layer; etching a plurality of isolation trenches through said nitride layer, said sacrificial oxide layer and said pad oxide layer into said silicon semiconductor substrate; depositing an oxide layer over said nitride layer and within said isolation trenches; polishing away said oxide layer wherein said substrate is planarized; etching back said nitride layer with a recipe having a selectivity of nitride to silicon of greater than 5 and a selectivity of nitride to oxide of (1.1-1.5) to 1.0 whereby said nitride layer is etched away and said sacrificial oxide layer and sharp corners of said trench isolation areas are etched away; and completing the fabrication of said integrated circuit device.
15. A method of manufacturing an integrated circuit device comprising:
providing a pad oxide layer over the surface of a silicon semiconductor substrate; depositing a sacrificial oxide layer overlying said pad oxide layer; depositing a silicon nitride layer overlying said sacrificial oxide layer; etching a plurality of isolation trenches through said silicon nitride layer, said sacrificial oxide layer, and said pad oxide layer into said semiconductor substrate; depositing an oxide layer over said silicon nitride layer and within said isolation trenches; polishing away said oxide layer wherein said substrate is planarized; etching back said silicon nitride layer using a dry etch recipe comprising o2, CHF3, and CF4 and having a selectivity of silicon nitride to silicon of greater than 5 and a selectivity of silicon nitride to oxide of (1.1-1.5) to 1.0 whereby said silicon nitride layer is etched away, said sacrificial oxide layer is etched away whereby said pad oxide layer is left overlying and protecting said silicon semiconductor substrate, and sharp corners of said trench isolation areas are etched away; and completing the fabrication of said integrated circuit device.
1. A method of manufacturing an integrated circuit device comprising:
providing a pad oxide layer over the surface of a silicon semiconductor substrate; depositing a sacrificial oxide layer overlying said pad oxide layer; depositing a nitride layer overlying said sacrificial oxide layer; etching a plurality of isolation trenches through said nitride, sacrificial oxide, and said pad oxide layers into said semiconductor substrate; depositing an oxide layer over said nitride layer and within said isolation trenches; polishing away said oxide layer wherein said substrate is planarized; etching back said nitride and oxide layers using an etching recipe that has a lower etching rate for said silicon substrate as compared with the etching rate of said nitride and oxide layers, and has a higher etching rate for the said nitride layer as compared with the said oxide layer whereby said nitride layer is etched away, said sacrificial oxide layer is etched away whereby said pad oxide layer is left overlying and protecting said silicon semiconductor substrate, and whereby the corners of said trench isolation areas are rounded; and completing the fabrication of said integrated circuit device.
2. The method according to
3. The method according to
4. The method according to
5. The method according to
6. The method according to
7. The method according to
o2 flow: between about 2 sccm and 10 sccm, CHF3 flow: between about 5 sccm and 30 sccm, CF4 flow: between about 5 sccm and 30 sccm, pressure: between about 10 m Torr and 200 m Torr, and rf-power: between about 300 Watts and 800 Watts.
8. The method according to
10. The method according to
11. The method according to
12. The method according to
13. The method according to
o2 flow: between about 2 sccm and 10 sccm, CHF3 flow: between about 5 sccm and 30 sccm, CF4 flow: between about 5 sccm and 30 sccm, pressure: between about 10 m Torr and 200 m Torr, and rf-power: between about 300 Watts and 800 Watts.
14. The method according to
16. The method according to
17. The method according to
18. The method according to
19. The method according to
o2 flow: between about 2 sccm and 10 sccm, CHF3 flow: between about 5 sccm and 30 sccm, CF4 flow: between about 5 sccm and 30 sccm, pressure: between about 10 m Torr and 200 m Torr, and rf-power: between about 300 Watts and 800 Watts.
|
(1) Field of the Invention
The present invention relates to the fabrication of integrated circuit devices, and more particularly, to a method of efficiently forming high quality oxide shallow trench isolation in the fabrication of integrated circuits.
(2) Description of the Prior Art
Shallow trench isolation (STI) is gaining substantial interest in integrated circuit manufacturing. Most STI uses ozone-TEOS (tetraethoxysilane) for gap-filling, then resist etchback and chemical mechanical polishing (CMP) for planarization.
The conventional STI approach as in U.S. Pat. No. 5,229,316 to Lee et. al, uses CMP as the preferred planarized etching technique. This is followed by a wet etching process to remove the sacrificial layer of material. This leaves a pillar of trench filling material projecting upwardly relative to an upper substrate surface. The pillar of trench filling material must then be smoothed over so that the shoulders of the trench are rounded. Rounded shoulders are required for subsequent processes, e.g., poly gate etching.
Fazan and Mathes, "A Highly Manufacturable Trench Isolation Process of Deep Submicron DRAMS," IEDM Tech Digest 93-57, p. 3.6.1 to 3.6.4, describes how wet etching combined with the formation of oxide disposable spacers are used to avoid sharp corners at the trench edges. This technique is also described in U.S. Pat. No. 5,433,794 to Fazan et al.
Sharp corners at the trench edges are to be avoided because they can be responsible for various device leakage mechanisms such as the anomalous subthreshold current, the Gate Induced Drain Leakage at the 3-D intersection of the gate-to-drain overlap region and the trench corner and poly-stringers which can short together polysilicon layers.
Chang and Sze, in ULSI Technology, by The McGraw-Hill Company, Inc., copyright 1996, p.354 show various dry etch chemistries for silicon nitride (SiN) and silicon dioxide (SiO2).
U.S. Pat. No. 5,731,241 to Jang et al shows a self-aligned sacrificial oxide layer over the STI isolation layer and an etch back of the sacrificial oxide layer. Jang does not simultaneously etch the silicon nitride layer and the oxide layer.
U.S. Pat. No. 5,229,316 to Lee et al shows a method for wet-etching the pillar of trench filling material to round the corners of the trench. The method etches the pillar of trench filling material separately from the nitride layer.
This invention uses a specialized dry etching recipe to replace the aforementioned two steps: (1) removal of the layer of sacrificial material and (2) smoothing of the pillar of trench filling material, with a single step that removes the layer of sacrificial material and leaves a rounded shoulder over the edges of the trench.
Accordingly, the primary object of the invention is to provide a process for forming self-rounded shallow trench isolation in the fabrication of integrated circuits.
A further object of the invention is to provide a process for efficiently forming high quality oxide shallow trench isolation by using fewer steps in the process.
In accordance with the objects of the invention, a method for forming self-rounded shallow trench isolation is achieved. A pad oxide layer is provided over the surface of a semiconductor substrate. A nitride layer is then deposited overlying the pad oxide layer. Isolation trenches are then etched through the nitride and pad oxide layers into the semiconductor substrate. A layer of oxide is then deposited over the nitride layer and within the isolation trenches. The oxide layer is then polished away through chemical and mechanical polishing wherein the substrate is planarized. The nitride layer is then etched away using a special dry-etch recipe that has a higher etching rate for silicon nitride than oxide. The dry-etch recipe also has a very low etching rate for the silicon substrate. This results in the removal of the nitride layer, rounding the shoulders of the trench and leaving the substrate unaffected. The fabrication of the integrated circuit device is completed.
In the accompanying drawings forming a material part of this description, there is shown:
FIGS. 1 through 5 are cross-sectional representations of a first preferred embodiment of the present invention.
FIGS. 6 through 10 are cross-sectional representations of a second preferred embodiment of the present invention.
FIG. 11 is a cross-sectional representation of a completed integrated circuit device fabricated by the process of the present invention.
Referring now more particularly to FIG. 1, there is shown a semiconductor substrate 10. A layer of pad silicon oxide 12 is grown on the surface of the semiconductor substrate to a thickness of between about 90 and 300 Angstroms. A layer of silicon nitride 14 is deposited over the pad oxide layer 12 to a thickness of between about 1500 and 3000 Angstroms.
Referring now to FIG. 2, shallow trenches are etched into the silicon substrate using conventional photolithography and etching techniques. The shallow trenches 16 are etched to a depth of between 2500 and 5000 Angstroms into the semiconductor substrate.
Referring now to FIG. 3, a layer of oxide 17 is deposited by chemical vapor deposition (CVD) to a thickness of between about 5000 and 8000 Angstroms over the surface of the substrate and filling the trenches.
The oxide layer 17 is then polished using chemical mechanical polishing (CMP) resulting in the planarized shallow trench isolation illustrated in FIG. 4. The layer of oxide is polished to a thickness of between about 2500 and 5000 Angstroms over the surface of the substrate.
Referring now to FIG. 5, the silicon nitride layer 14 and oxide layer 17 over the surface of the substrate are then dry-etched away. A special dry-etch recipe is used for this step. The key parameters of the etching recipe are: Oz flow of between about 2 sc cm and 10 sccm, CHF3 flow of between about 5 sccm and 30 sccm, and CF4 flow of between about 5 sccm and 30 sccm at a pressure of between about 10 m Torr and 200 m Torr and rf-power of between about 300 Watts and 800 Watts. The etching selectivity of silicon nitride to oxide is between 1.1 and 1.5 to 1.0 (i.e. (1.1-1.5):1).
The dry etch process rounds the shoulders of the oxide layer 17 as it removes the silicon nitride layer 14 and pad oxide layer 12. The etching recipe has a very low etch rate for silicon; thus, the etching can stop at the silicon substrate. The selectivity of silicon nitride to silicon is greater than 5.
However, the dry etch could damage the substrate surface. An alternative process in accordance with the invention is depicted by FIGS. 6 through 10. Numerals common for layers of the embodiment of FIGS. 1-5 and the embodiment of FIGS. 6-10 have identically been used where appropriate. In this alternative, a sacrificial oxide layer is used to protect the surface of the substrate from etch damage.
Referring to FIG. 6, a sacrificial oxide layer 13 has been deposited over the pad oxide layer 12. The sacrificial oxide layer is used to protect the substrate from the dry etch process in the case when the dry etch can attack the substrate. The sacrificial oxide layer has a thickness of between about 150 and 500 Angstroms.
Referring now to FIG. 7, shallow trenches 16 are etched into the silicon substrate as described above using conventional photolithography and etching techniques.
A layer of oxide 17 is deposited by chemical vapor deposition (CVD) to a thickness of between about 5000 and 8000 Angstroms over the surface of the substrate and filling the trenches, as shown in FIG. 8.
The oxide layer 17 is then polished using chemical mechanical polishing (CMP) resulting in the planarized shallow trench isolation illustrated in FIG. 9. The layer of oxide is polished to a thickness of between about 2500 and 5000 Angstroms over the surface of the substrate.
Referring now to FIG. 10, the silicon nitride layer 14 and oxide layer 17 over the surface of the substrate are then dry-etched away using the special dry-etch recipe described above. In this case, because of the presence of the sacrificial oxide layer 13, some of the pad oxide layer 12 remains after the silicon nitride layer has been completely removed and the shoulders of the oxide 17 have been rounded. Etching is controlled by time mode.
The process of the present invention results in the formation of planarized shallow trench isolation using a dry-etch process. The dry-etch process both removes the silicon nitride layer and rounds the shoulders of the oxide filling the trench in one step. This step is more efficient than the conventional wet-etching process that takes two steps to achieve the same effect. The result of this process is shown in FIGS. 5 and 10.
Processing then continues as is conventional in the art to form semiconductor device structures in and on the semiconductor substrate between or over the STI regions. For example, as illustrated in FIG. 11, gate electrodes 20 and source/drain regions 24 have been formed in and on the semiconductor substrate between the STI regions. Further processing, not shown, forms subsequent levels and electrical connections as is conventional in the art.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.
Yang, Fu-Liang, Lin, Wei-Ray, Cheng, Hsu-Li
Patent | Priority | Assignee | Title |
6745764, | Jun 03 1998 | Scott Laboratories, Inc. | Apparatus and method for providing a conscious patient relief from pain and anxiety associated with medical or surgical procedures |
6809033, | Nov 07 2001 | COPPERFIELD LICENSING LLC | Innovative method of hard mask removal |
6986347, | Jun 03 1998 | Scott Laboratories, Inc. | Apparatus and method for providing a conscious patient relief from pain and anxiety associated with medical or surgical procedures |
7172914, | Jan 02 2001 | MONTEREY RESEARCH, LLC | Method of making uniform oxide layer |
7387943, | Feb 23 2001 | Samsung Electronics Co., Ltd. | Method for forming layer for trench isolation structure |
7714325, | Feb 23 2001 | Samsung Electronics Co., Ltd. | Trench isolation structure |
Patent | Priority | Assignee | Title |
4389294, | Jun 30 1981 | International Business Machines Corporation | Method for avoiding residue on a vertical walled mesa |
4692992, | Jun 25 1986 | Intersil Corporation | Method of forming isolation regions in a semiconductor device |
5229316, | Apr 16 1992 | Round Rock Research, LLC | Semiconductor processing method for forming substrate isolation trenches |
5433794, | Dec 10 1992 | Micron Technology, Inc.; Micron Technology, Inc | Spacers used to form isolation trenches with improved corners |
5712185, | Apr 23 1996 | United Microelectronics | Method for forming shallow trench isolation |
5731241, | May 15 1997 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned sacrificial oxide for shallow trench isolation |
5930645, | Dec 18 1997 | GLOBALFOUNDRIES Inc | Shallow trench isolation formation with reduced polish stop thickness |
5940717, | Dec 30 1997 | Polaris Innovations Limited | Recessed shallow trench isolation structure nitride liner and method for making same |
5994201, | Jul 14 1998 | United Microelectronics Corp | Method for manufacturing shallow trench isolation regions |
5998278, | Feb 13 1998 | United Microelectronics Corp | Method of fabricating shallow trench isolation structures using a oxidized polysilicon trench mask |
6001706, | Dec 08 1997 | Chartered Semiconductor Manufacturing, Ltd. | Method for making improved shallow trench isolation for semiconductor integrated circuits |
6043133, | Jul 24 1998 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of photo alignment for shallow trench isolation chemical-mechanical polishing |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 28 1998 | CHENG, HSU-LI | Vanguard International Semiconductor Corporation | 009768 | /0870 | ||
Dec 28 1998 | LIN, WEI-RAY | Vanguard International Semiconductor Corporation | 009768 | /0870 | ||
Dec 28 1998 | YANG, FU-LIANG | Vanguard International Semiconductor Corporation | 009768 | /0870 | ||
Feb 12 1999 | Vanguard International Semiconductor Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 02 2004 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 15 2008 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 24 2012 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 12 2003 | 4 years fee payment window open |
Jun 12 2004 | 6 months grace period start (w surcharge) |
Dec 12 2004 | patent expiry (for year 4) |
Dec 12 2006 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 12 2007 | 8 years fee payment window open |
Jun 12 2008 | 6 months grace period start (w surcharge) |
Dec 12 2008 | patent expiry (for year 8) |
Dec 12 2010 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 12 2011 | 12 years fee payment window open |
Jun 12 2012 | 6 months grace period start (w surcharge) |
Dec 12 2012 | patent expiry (for year 12) |
Dec 12 2014 | 2 years to revive unintentionally abandoned end. (for year 12) |