A semiconductor device adopting an interlayer contact structure between upper and lower conductive layers and a method of manufacturing the semiconductor device adopting the structure are provided. The lower conductive layer includes a first conductive layer and a first silicide layer stacked together. The upper conductive layer includes a second conductive layer doped with impurities and a second silicide layer stacked together. In the interlayer contact structure, the first and second conductive layers are in direct contact with each other. This decreases the contact resistance between the two conductive layers and improves the electrical properties of the device.

Patent
   6239493
Priority
Dec 14 1994
Filed
Feb 26 1999
Issued
May 29 2001
Expiry
Dec 13 2015
Assg.orig
Entity
unknown
0
21
EXPIRED
20. An interlayer contact structure in a semiconductor device, comprising:
a stacked lower conductive layer pattern comprising a first doped silicon layer pattern and a first silicide layer pattern formed over the first doped silicon layer pattern;
an insulating layer formed over the stacked lower conductive layer pattern;
an opening formed in the insulating layer extending down to the first doped silicon layer pattern, the opening having an undercut formed between the insulating layer pattern and the first silicide layer pattern; and
an upper doped silicon layer pattern formed on the insulating layer and directly contacting the first doped silicon layer pattern through the opening.
21. An interlayer contact structure in a semiconductor device, comprising:
a stacked lower conductive layer pattern comprising a first doped silicon layer pattern and a first suicide layer pattern formed over the first doped silicon layer pattern;
an insulating layer formed over the stacked lower conductive layer pattern;
an opening formed in the insulating layer extending partially into the first silicide layer pattern, the opening having an undercut formed between the insulating layer and the first silicide layer pattern; and
an upper doped silicon layer pattern formed on the insulating layer and directly contacting the first suicide layer pattern having the groove through the opening.
1. An interlayer contact structure in a semiconductor device, comprising:
a stacked lower conductive layer pattern comprising a first doped silicon layer pattern and a first silicide layer pattern formed over the first doped silicon layer pattern;
an insulating layer formed over the stacked lower conductive layer pattern;
an opening formed in the insulating layer extending down to the first doped silicon layer pattern, the opening having an undercut formed between the insulating layer and the first silicide layer pattern; and
a stacked upper conductive layer pattern comprising a second doped silicon layer pattern and a second silicide layer pattern formed over the second doped silicon layer pattern, wherein the second doped silicon layer pattern of the upper conductive layer directly contacts the first doped silicon layer pattern through the opening.
8. An interlayer contact structure in a semiconductor device, comprising:
a stacked lower conductive layer pattern comprising a first doped silicon layer pattern and a first silicide layer pattern formed over the first doped silicon layer pattern;
an insulating layer formed over the stacked lower conductive layer pattern;
an opening formed in the insulating layer extending partially into the first silicide layer pattern, the opening having an undercut formed between the insulating layer and the first silicide layer pattern; and
a stacked upper conductive layer patten comprising a second doped silicon layer pattern and a second silicide layer pattern formed over the second doped silicon layer pattern, wherein the second doped silicon layer pattern of the upper conductive layer directly contacts the first silicide layer pattern having the groove through the opening.
19. An interlayer contact structure in a semiconductor device, comprising:
a gate insulating layer;
a stacked lower conductive layer pattern formed over the gate insulating layer, the stacked lower conductive layer comprising a first doped silicon layer pattern and a first silicide layer pattern formed over the first doped silicon layer pattern;
a capping layer formed over the stacked lower conducive layer pattern;
an insulating layer formed over the capping layer and the stacked lower conductive layer pattern, the insulating layer formed of silicate glass and having a planarized surface;
an opening formed in the insulating layer extending down to the first doped silicon layer pattern, the opening having an undercut formed between the insulating layer pattern and the first silicide layer pattern; and
a stacked upper conducive layer pattern comprising a second doped silicon layer pattern and a second suicide layer pattern formed over the second doped silicon layer pattern, wherein the second doped silicon layer pattern through the opening.
15. An interlayer contact structure in a semiconductor device, comprising:
a stacked lower conductive layer pattern comprising a first doped silicon layer pattern and a first silicide layer pattern formed over the first doped silicon layer patten;
a capping layer formed over the stacked lower conductive layer pattern, the capping layer being formed of an insulating material;
an insulating layer formed over the capping layer and the stacked lower conductive layer pattern, the insulating layer formed of silicide glass and having a planarized surface;
an opening formed in the insulating layer extending down to the first doped silicon layer pattern, the opening having an undercut formed between the insulating layer pattern and the first silicide layer pattern; and
a stacked upper conductive layer pattern comprising a second doped silicon layer pattern and a second silicide layer pattern formed over the second doped silicon layer pattern, wherein the second doped silicon layer pattern of the upper conductive layer directly contacts the first doped silicon layer pattern through the opening.
2. The interlayer contact structure in a semiconductor device of claim 1, wherein the first and second silicide layer patterns are each made of a material selected from the group consisting of tungsten silicide (WSi2), titanium silicide (TiSi2), molybdenum silicide (MoSi2), and tantalum silicide (TaSi2).
3. The interlayer contact structure in a semiconductor device of claim 1, wherein the undercut is formed by isotropically etching the first silicide layer pattern.
4. The interlayer contact structure in a semiconductor device of claim 1, further comprising a gate insulating layer under the stacked lower conductive layer pattern.
5. The interlayer contact structure in a semiconductor device of claim 1, wherein the insulating layer comprises silicate glass.
6. The interlayer contact structure in a semiconductor device of claim 1, wherein the insulating layer has a planarized surface that is formed by reflowing the insulating layer.
7. The interlayer contact structure in a semiconductor device of claim 1, further comprising a capping layer over the stacked lower conductive layer pattern.
9. The interlayer contact structure in a semiconductor device of claim 8, wherein the first and the second silicide layer patterns each comprise a material selected from the group consisting of tungsten silicide (WSi2), titanium silicide (TiSi2), molybdenum silicide (MoSi2), and tantalum silicide (TaSi2).
10. The interlayer contact structure in a semiconductor device of claim 8, wherein the undercut is formed by isotropically partially etching the first silicide layer pattern.
11. The interlayer contact structure in a semiconductor device of claim 8, further comprising a gate insulating layer under the stacked lower conductive layer pattern.
12. The interlayer contact structure in a semiconductor device of claim 8, wherein the insulating layer comprises silicate glass.
13. The interlayer contact structure in a semiconductor device of claim 8, wherein the insulating layer has a planarized surface that is formed by reflowing the insulating layer.
14. The interlayer contact structure in a semiconductor device of claim 8, further comprising a capping layer over the stacked lower conductive layer pattern.
16. The interlayer contact structure in a semiconductor device of claim 15, wherein the first and second silicide layer patterns each comprise a material selected from the group consisting of tungsten silicide (WSi2), titanium silicide (TiSi2), molybdenum silicide (MoSi2), and tantalum silicide (TaSi2).
17. The interlayer contact structure in a semiconductor device of claim 15, wherein the undercut is formed by isotropically etching the first silicide layer.
18. The interlayer contact structure in a semiconductor device of claim 15, further comprising a gate insulating layer under the stacked lower conductive layer pattern.

This Application is a continuation of application Ser. No. 08/571,372; filed on Dec. 13, 1995.

The present invention relates to a semiconductor memory device and a method of manufacturing the same. More particularly, the present invention relates to a semiconductor device adopting an interlayer contact structure for improving the electrical characteristics of the device by reducing the contact resistance between upper and lower conductive layers thereof, and a method of manufacturing the same.

As the integration of semiconductor devices increases, the formation of conductive layers having a multi-layered structure becomes more prevalent. In doing so, the contact characteristic (i.e., resistance) between such conductive layers has an important effect on the overall electrical characteristics of the semiconductor device. Recently, a conductive layer having a polycide structure (silicide atop polysilicon) has been employed to reduce sheet resistance.

FIGS. 1A-1D illustrate a conventional method for making an interlayer contact between upper and lower conductive layers, each having the above-mentioned polycide structure, of a semiconductor memory device.

Referring to FIG. 1A, an oxide such as silicon oxide (SiO2) is deposited on a semiconductor substrate 10 to form a gate oxide layer 12. Then, a first polysilicon layer 14 doped with phosphorus ions, a first tungsten silicide (WSix) layer 16 and a capping layer 18 are sequentially deposited on the gate oxide layer 12, and are then patterned to form a lower conductive layer out of the first polysilicon layer 14 and the first tungsten silicide layer 16. The capping layer 18 is generally formed out of an oxide or nitride material. Then, an insulating material such as boro-phosphorus silicate glass is deposited over the first tungsten silicon layer 16, and is reflowed to form an interlayer insulating layer 20 having a planer surface (see FIG. 1B). A contact hole I is then formed by partially etching the interlayer insulating layer 20 and the capping layer 18 to expose the first tungsten silicide layer 16 (see FIG. 1C). Subsequently, a second polysilicon layer 22 doped with phosphorus ions and a second tungsten silicide layer 24 are stacked over the interlayer insulating layer 20 and the second tungsten silicon layer to form an upper conductive layer. The contact layer is formed such that the second polysilicon layer 22 is in contact with first tungsten silicide layer 16 (see FIG. 1D).

In this conventional interlayer contact structure, however, where the first tungsten silicide layer 16 directly contacts the second polysilicon layer 22, and the second polysilicon layer 22 is doped with phosphorus ions, the contact resistance increases for two reasons. First, the phosphorus ions doped in the second polysilicon layer 22 diffuse toward the first tungsten silicide layer 16, and serve to decrease the impurity concentration at the interface between the second polysilicon layer 22 and the first tungsten silicon layer. Secondly, after forming the contact hole 1 and prior to depositing the second polysilicon layer 22, a natural oxide layer such as tungsten oxide (WO3) or silicon oxide (SiO2) forms on the surface of first tungsten silicide layer 16.

FIG. 2 shows the contact resistance distribution characteristics measured in seven sample wafers (a) through (g) that adopt the conventional interlayer contact structure (FIG. 1D). Here, it can be seen that the contact resistance of the conventional contact structure runs well above 1 kΩ per contact (where the contact size is about 0.4-0.48 mm2). Such a high contact resistance negatively affects the operation speed and can even prevent proper device operation if it goes beyond about 10 kW.

FIG. 3 shows the impurities distribution in the contact structure described above, both before (a) and after (b) annealing. Concentrations are shown for the first polysilicon layer 14, the first tungsten silicide layer 16, the second polysilicon layer 22, the second tungsten silicide layer 24, and at every interface of these layers. Here, a low concentration of impurities is evident between the first tungsten silicide layer 16 and the second polysilicon layer 22.

Therefore, it is an object of the present invention to provide a semiconductor device having an interlayer contact structure for improving contact characteristics between upper and lower conductive layers of the semiconductor device, by lowering the contact resistance thereof.

It is another object of the present invention to provide a method of manufacturing the semiconductor device with the interlayer contact structure.

To achieve the above first, there is provided an interlayer contact structure in a semiconductor device, comprising: a first conductive layer; a first silicide layer formed over is the first conductive layer; a second conductive layer doped with impurities; and a second silicide layer formed over second conductive layer, wherein the first and second conductive layers directly contact each other.

To achieve the above second object, there is provided a method of manufacturing an interlayer contact structure in a semiconductor device, the method comprising the steps of: forming a first conductive layer; forming a first silicide layer over the first conductive layer; forming an interlayer insulating layer over the first silicide layer; forming a contact hole by partially etching the interlayer insulating layer; partially etching the first silicide layer where the first silicide layer is exposed through the contact hole; forming a second conductive layer doped with impurities over the first conductive layer, the first silicide layer, and the interlayer insulating layer; and forming a second silicide layer over the second conductive layer.

It is preferable that the first and second conductive layers be made of amorphous silicon or polysilicon. It is further preferable that the first and second silicide layers be made of a material selected from the silicide group of tungsten silicide (WSi2), titanium silicide (TiSi2), molybdenum silicide (MoSi2), and tantalum silicide (TaSi2), and that the employed impurities be phosphorus or arsenic ions.

In the above method, it is preferable that the step of partially etching the first silicide layer be performed using an isotropic etching method. It is further preferable that the isotropic etching method be a wet etching method using an etchant containing NH4 OH, H2 O2 and H2 O, or a dry etching method using Cl2 /SF6 gas. During the step of partially etching the first silicide layer, the first silicide layer is etched until the first conductive layer is exposed.

Therefore, according to the semiconductor device adopting the interlayer contact structure and method of manufacturing the same, the electrical properties of the interlayer contact can be improved by lowering the contact resistance between the lower conductive layer having a silicide layer in its uppermost portion and the upper conductive layer having an impurities-doped conductive layer in its lowermost portion.

The above objects and advantages of the present invention will become more apparent by describing in detail preferred embodiments with reference to the attached drawings in which:

FIGS. 1A-1D are section views illustrating a conventional method of manufacturing a semiconductor device having an interlayer contact structure;

FIG. 2 is a graph showing contact resistance distribution characteristics of several sample wafers employing the conventional interlayer contact structure;

FIG. 3 is a graph showing the impurities distribution in the conventional interlayer contact structure, before and after annealing;

FIG. 4 is a sectional view showing a semiconductor device with an interlayer contact structure manufactured according to a first preferred embodiment of the present invention;

FIGS. 5A-5E are section views illustrating a method of manufacturing the semiconductor device with an interlayer contact structure according to the first preferred embodiment of the present invention;

FIGS. 6A and 6B are section views illustrating a method of manufacturing the semiconductor device having an interlayer contact structure according to a second preferred embodiment of the present invention; and

FIG. 7 is a graph showing contact resistance distribution characteristics of two sample wafers employing the interlayer contact structure according to the first preferred embodiment of the present invention.

PAC First Preferred Embodiment

FIG. 4 is a sectional view showing a semiconductor device with an interlayer contact structure manufactured according to a first preferred embodiment of the present invention. As shown in FIG. 4, the interlayer contact structure includes a semiconductor substrate 10, a gate insulating layer 12, a first conductive layer 14, a first silicide layer 16', a capping layer 18, an interlayer insulating layer 20, a second conductive layer 22', and a second silicide layer 24. In this structure, the first conductive layer 14 and first silicide layer 16' form a lower conductive layer, and the second conductive layer 22' and second silicide layer 24 form an upper conductive layer. The second conductive layer 22'(of the upper conductive layer) is preferably in direct contact with the first silicide layer 16'(of the lower conductive layer). Here, the first and second conductive layers 14 and 22' are preferably each about 1,000Å in thickness, while the first and second silicide layers 16' and 24 are preferably each about 1,500Å in thickness.

The second conductive layer 22' is preferably made of a conductive substance, e.g., polysilicon doped with impurities. Although phosphorus ions are preferably used as the impurities for doping second conductive layer 22', the impurities may also be arsenic ions, or any other acceptable substance. In addition, the second conductive layer 22' may also be made of amorphous silicon rather than polysilicon.

The first and second silicide layers 16' and 24 are both preferably made of tungsten silicide (WSix). In the present invention, however, they may also be made of titanium silicide (TiSi2), molybdenum silicide (MoSi2), tantalum silicide (TaSi2), or ant other acceptable substance.

To create an improved contact area between second conductive layer 22' and the lower conductive layer, comprising the first contact layer 14 and the first silicide layer 16', a hole is made in the first silicide layer 16' that is larger than a contact hole 1 in the interlayer insulating layer 20 and the capping layer 18. This also reduces the contact resistance between the various conductive layers.

Although FIG. 4 depicts a semiconductor device with an interlayer contact structure formed directly between the first and second conductive layers 14 and 22', a preferred embodiment may be formed such that a somewhat thinner portion of first silicide layer 16' remains between the first and second conductive layers.

FIGS. 5A-5E illustrate a method of manufacturing a semiconductor device having an interlayer contact structure according to a first preferred embodiment of the present invention.

FIG. 5A shows the step of forming the lower conductive layer. The step comprises the sub-steps of forming a gate insulating layer 12 by depositing an insulating substance such as silicon dioxide on a semiconductor substrate 10 and forming a lower conductive layer by sequentially stacking the first conductive layer 14, the first silicide layer 16, and a capping layer 18 over a gate insulating layer 12. The lower conductive layer comprises the first conductive layer 14 and the first silicide layer 16, which, along with the capping layer, have been patterned. The first conductive layer 14 is preferably formed by depositing polysilicon doped with phosphorus ions to a thickness of about 1,000Å. The first silicide layer 16 is preferably formed by depositing a silicide such as tungsten silicide to a thickness of about 1,500Å, although titanium silicide (TiSi2), molybdenum silicide (MoSi2), tantalum silicide (TaSi2), or any other suitable material may be used. Capping layer 18 is preferably formed of an insulating material such as an oxide or nitride, but may be omitted under certain circumstances since it does not directly affect the device characteristics.

FIG. 5B shows the step of forming an interlayer insulating layer 20. After depositing an insulating material such as boro-phosphorus silicate glass over the first conductive layer 14 and the first silicide layer 16, the insulating material is reflowed, to form the interlayer insulating layer 20, having a planarized surface.

FIG. 5C shows the step of forming a contact hole 1 in the first preferred embodiment.

The interlayer insulating layer 20 and the capping layer 18 are partially etched using an anisotropic etching method such as reactive ion etching. Accordingly, contact hole 1 is formed to exposed first silicide layer 16.

FIG. 5D shows the step of partially etching the first silicide layer 16. In this step. the exposed portion of first silicide layer 16 is partially etched, preferably using isotropic etching.

In the first preferred embodiment, first silicide layer 16 is preferably etched through a wet etching method using an etchant comprising NH4 OH, H2 O2, and H2 O, although a dry etching method using Cl2 /SF6 gas may also be used. By isotropically etching the first silicide layer 16, an area of the first conductive layer 14 is exposed that is larger than the area of contact hole 1. This means that the area of first conductive layer 14 contacting the second conductive layer 22 (formed in the following step, as shown in FIG. 5E) is greater than the corresponding area in a conventional device. This results in a lowered contact resistance, since, as is well known, when the contact area increases, the contact resistance decreases.

FIG. 5E shows the step of forming the upper conductive layer comprising a second conductive layer 22' and a second silicide layer 24. The second conductive layer 22' and the second silicide layer 24 are sequentially deposited over the interlayer insulating layer 20 and the first conductive layer 14. In the first preferred embodiment, polysilicon doped with impurities is preferably used as the second conductive layer 22', and tungsten silicide is preferably used as the second silicide layer 24. However, the second conductive layer 22' may also comprise amorphous silicon doped with impurities, and the second silicide layer 24 may also comprise titanium silicide (TiSi2), molybdenum silicide (MoSi2), tantalum silicide (TaSi2), or any other acceptable material.

The interlayer contacting method of the first preferred embodiment of the present invention has three advantageous effects. First, the contact resistance decreases since the contacting surface area between the upper and lower conductive layers increases. Second, the first and second conductive layers directly contact each other, which prevents the increase of the contact resistance caused by the diffusion of the impurities included in the second conductive layer into the first silicide layer. Third, the contact resistance further decreases because there no possibility remains for a natural oxide layer to form on the first silicide layer 16.

FIGS. 6A and 6B illustrate a method of manufacturing a semiconductor device with an interlayer contact structure according to a second preferred embodiment of the present invention. This embodiment is identical to the first preferred embodiment, described with respect to FIGS. 5A through 5E, except as noted below.

In the first embodiment, after forming the contact hole 1, the first silicide layer 16 is isotropically etched until a portion of the surface of first conductive layer 14 is exposed. In the second preferred embodiment, however, the isotropic etching is performed to a lesser degree, as shown in FIG. 6A, so as to leave a predetermined thickness of the first silicide layer 16" on the first conductive layer 14. In the second preferred embodiment of the current invention, the initial thickness of the first-silicide layer is about 1,500Å, and the etched thickness is about 500Å.

The subsequent processing of the second preferred embodiment is substantially the same as that for the first embodiment, except that the second conducting layer 22" is thinner at its lowest point and does not abut the first conducting layer. The final resulting structure can be seen with reference to FIG. 6B.

According to the interlayer contacting method of the second preferred embodiment of the present invention, a lower contact resistance than that obtained conventionally can be achieved, since the thickness of silicide layer 16" between first and second conductive layers 14 and 22" is thinner than its initial deposition thickness and the concentration of impurities ions in silicide layer 16" decreases according to its decreased thickness.

FIG. 7 shows the contact resistance distribution characteristics measured in two sample wafers (h) and (i) in which the interlayer contact structure according to the first preferred embodiment of the present invention was employed. Here, it can be seen that the contact resistance between the upper and lower conductive layers is less than that according to the conventional method, which thereby improves the electrical characteristics of the device. As shown in FIG. 3, the contact resistance is well above 1 kΩ in the conventional method. But, as shown in FIG. 7, the contact resistance decreases to approximately 200 Ω per contact (where the contact size is about 0.4-0.48 mm2) or less using the method according to the present invention.

Therefore, in the interlayer contact structure and the method of manufacturing the same according to the present invention, the contact resistance between lower and upper conductive layers of a semiconductor memory device decreases dramatically, which thereby improves the electrical properties of the device.

The present invention is not limited to the above-described embodiments. Various changes and modifications may be effected by one having an ordinary skill in the art and remain within the scope of the invention, as defined by the appended claims.

Lee, Nae-In, Ko, Dae-hong, Park, Young-Wook, Yoo, Bong-young

Patent Priority Assignee Title
Patent Priority Assignee Title
3777364,
4329706, Mar 01 1979 International Business Machines Corporation Doped polysilicon silicide semiconductor integrated circuit interconnections
4398335, Dec 09 1980 National Semiconductor Corporation Multilayer metal silicide interconnections for integrated circuits
4507852, Sep 12 1983 Newport Fab, LLC Method for making a reliable ohmic contact between two layers of integrated circuit metallizations
4556897, Feb 09 1982 NEC Electronics Corporation Titanium coated aluminum leads
4663825, Sep 27 1984 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device
4751198, Sep 11 1985 Texas Instruments Incorporated Process for making contacts and interconnections using direct-reacted silicide
4754318, Sep 30 1985 Kabushiki Kaisha Toshiba Semiconductor device
4887143, Mar 28 1988 Mitsubishi Denki Kabushiki Kaisha Semiconductor device
4888306, Sep 26 1978 Tokyo Shibaura Denki Kabushiki Kaisha Method of manufacturing a bipolar transistor
4943539, May 09 1989 Freescale Semiconductor, Inc Process for making a multilayer metallization structure
4948459, Jan 20 1988 U S PHILIPS CORPORATION, A CORP OF DE Method of enabling electrical connection to a substructure forming part of an electronic device
5480837, Jun 27 1994 Industrial Technology Research Institute Process of making an integrated circuit having a planar conductive layer
5519254, Mar 28 1992 Yamaha Corporation Multilayer aluminum wiring in semiconductor IC
5619071, Oct 17 1994 Intel Corporation Anchored via connection
5736770, May 25 1993 NIPPONDENSO CO , LTD Semiconductor device with conductive connecting layer and abutting insulator section made of oxide of same material
5801427, May 26 1995 Mitsubishi Denki Kabushiki Kaisha Semiconductor device having a polycide structure
6020641, Dec 23 1994 SAMSUNG ELECTRONICS CO , LTD Multilevel interconnection with low contact resistance in a semiconductor device
DE4234666A1,
JP401039064,
JP404072763,
/
Executed onAssignorAssigneeConveyanceFrameReelDoc
Feb 26 1999Samsung Electronics Co., Ltd.(assignment on the face of the patent)
Date Maintenance Fee Events


Date Maintenance Schedule
May 29 20044 years fee payment window open
Nov 29 20046 months grace period start (w surcharge)
May 29 2005patent expiry (for year 4)
May 29 20072 years to revive unintentionally abandoned end. (for year 4)
May 29 20088 years fee payment window open
Nov 29 20086 months grace period start (w surcharge)
May 29 2009patent expiry (for year 8)
May 29 20112 years to revive unintentionally abandoned end. (for year 8)
May 29 201212 years fee payment window open
Nov 29 20126 months grace period start (w surcharge)
May 29 2013patent expiry (for year 12)
May 29 20152 years to revive unintentionally abandoned end. (for year 12)