A transimpedance amplifier according to the present invention is designed for high-speed fiber optic communications. The transimpedance amplifier preferably includes an input stage, a second stage and a bias generator. The input stage is operably coupled to the second stage and has an input impedance. The second stage has an output impedance. The bias generator is operably coupled to the input stage and the second stage, and operates to bias the input stage and second stage such that the input impedance substantially matches the output impedance. In this manner, the input and output impedances of a transimpedance amplifier of a fiber optics communication receiver are controllable to a desired impedance for interfacing with a transmission line.

Patent
   6275114
Priority
Oct 07 1998
Filed
Jan 06 2000
Issued
Aug 14 2001
Expiry
Oct 07 2018
Assg.orig
Entity
Large
8
11
all paid
20. A transimpedance amplifier comprising:
an input stage having a variable input impedance;
a second stage having a variable output impedance; and
a bias generator connected to the input stage and the second stage for setting the input stage input impedance to a particular value and for setting the second stage output impedance to a particular value.
1. A transimpedance amplifier for use in a fiber optic receiver, said transimpedance amplifier comprising:
an input stage having an input impedance;
a second stage connected to said input stage and having an output impedance; and
a bias generator connected to said input stage and to said second stage for matching said input stage input impedance and said second stage output impedance.
9. A fiber optic receiver comprising:
a photo detector; and
a transimpedance amplifier, wherein said transimpedance amplifier comprises:
an input stage, connected to the photo detector, said input stage having an input impedance;
a second stage connected to said input stage and having an output impedance; and
bias generating means connected to said input stage and said second stage for matching said input stage input impedance and said second stage output impedance.
16. A transimpedance amplifier for use in a fiber optic receiver, said transimpedance amplifier comprising:
an input stage including a first transistor and a second transistor connected to said first transistor, wherein said input stage has an input impedance defined by a transconductance of said first transistor;
a second stage connected to said input stage, said second stage including a third transistor and a fourth transistor connected to said third transistor, wherein said second stage has an output impedance defined by a transconductance of said third transistor; and
a bias generator connected to said input stage and said second stage for matching said input stage input impedance and said second stage output impedance to a same value.
2. The amplifier of claim 1, further comprising a biasing circuit, said biasing circuit being connected to said input stage and to said second stage.
3. The amplifier of claim 2, wherein said biasing circuit is for providing a bias current for said input stage.
4. The amplifier of claim 1, wherein said bias generator is for fixing said input impedance and said output impedance to a desired value for transmission line interfacing.
5. The amplifier of claim 4, wherein said desired value is less than 100 ohms.
6. The amplifier of claim 4, wherein said desired value is 50 ohms.
7. The amplifier of claim 5, wherein said input stage is biased with a low capacitance, p-channel current source circuit.
8. The amplifier of claim 1, wherein said transimpedance amplifier is fabricated using CMOS technology.
10. The fiber optic receiver of claim 9, further comprising a post amplifier connected to said transimpedance amplifier.
11. The fiber optic receiver of claim 9, wherein said bias generating means is for fixing said input impedance and said output impedance to a value for transmission line interfacing.
12. The fiber optic receiver of claim 11, wherein said value is less than 100 ohms.
13. The fiber optic receiver of claim 9, further including a low capacitance, p-channel current source circuit for biasing the input stage.
14. The fiber optic receiver of claim 9 wherein said value is 50 ohms.
15. The fiber optic receiver of claim 9, wherein said transimpedance amplifier is fabricated using CMOS technology.
17. The amplifier of claim 16, wherein said value is selected for transmission line interfacing.
18. The amplifier of claim 17, wherein said value is less than 100 ohms.
19. The amplifier of claim 17, wherein said value is 50 ohms.
21. The amplifier of claim 20 in which the input stage variable input impedance is in a first impedance range; and
in which the second stage variable output impedance is in a second impedance range, overlapping the first impedance range.
22. The amplifier of claim 21 in which the first impedance range and the second impedance range overlap between the values of 50 ohms and 100 ohms.
23. The amplifier of claim 22 in which the bias generator is for setting the input stage input impedance and the second stage output impedance each to a value of 50 ohms.

This application is a continuation of Ser. No. 09/168,027 filed Oct. 7, 1998 now U.S. Pat. No. 6,037,841 now U.S. Pat. No. 6,037,841 and claims priority under 35 USC §119 to U.S. patent application No. 60/061,318, filed Oct. 7, 1997, which is incorporated herein by reference.

1. Field of the Invention

This invention relates to fiber optic communication, and more particularly, to transimpedance amplifiers used in formatting fiber optic communication data.

2. Description of Related Art

Low-cost, high-performance, highly integrated fiber optic interface circuits are becoming increasingly necessary to meet the demands of high-speed digital data communication. With the advent of Gigabit Ethernet systems, for example, fiber optic technology has become increasingly preferred. One standard circuit function for fiber optic communication systems is a transimpedance amplifier that is used within an optical receiver. Transimpedance amplifiers are employed in optical receivers in order to convert very small currents indicative of optical signals applied to photodiode detectors. These small currents are then converted to signal voltages of greater amplitude. In an optical fiber communications network where a plurality of geographically distributed users each write onto a common optical fiber, incoming optical signals from a nearby transmitter may be detected at a high signal level, whereas incoming optical signals from a distant transmitter may be detected at very low signal levels. As such, to be effective, a transimpedance amplifier desirably should be able to detect all levels of signals and transmit these signals without loss of signal bandwidth to components that are physically distinct from the transimpedance amplifier.

To achieve the above desires, a transimpedance amplifier according to the present invention is designed for high-speed fiber optic communications. The transimpedance amplifier preferably includes an input stage, a second stage and a bias generator. The input stage is operably coupled to the second stage and has an input impedance. The second stage has an output impedance. The bias generator is operably coupled to the input stage and the second stage and operates to bias the input and second stage such that the input impedance substantially matches the output impedance. In this manner, the input and output impedances of a transimpedance amplifier of a fiber optics communication receiver are controllable to a desired impedance for interfacing with a transmission line.

FIG. 1 depicts a fiber optic receiver architecture utilizing a transimpedance amplifier.

FIG. 2 is a schematic diagram of an impedance matched CMOS transimpedance amplifier according to an embodiment of the present invention.

FIG. 3 is a schematic diagram of a bias current generator according to an embodiment of the present invention.

FIG. 4 is a schematic illustration of an integrated circuit containing the transimpedance amplifier of the present invention.

A typical fiber optic receiver, as shown in FIG. 1, generally comprises a photodetector, transimpedance amplifier and post amplifier. The photodetector converts optical energy, in the form of photons from an optical fiber, into electrical energy. The output of the photodetector is an electrical current, IPD, that is proportional to the received optical power. The transimpedance amplifier converts the photodetector current into an output voltage, VTIA. The post amplifier amplifies the transimpedance amplifier output a level, VPA, which can be processed by a digital clock and data recovery circuit. Such a digital clock and data recovery circuit is disclosed in co-pending United States patent application entitled CLOCK AND DATA RECOVERY SCHEME FOR MULTI-CHANNEL DATA COMMUNICATIONS RECEIVERS, filed on even date herewith and having Serial No. 60/061,319, which is incorporated herein by reference.

Referring to FIG. 2, one embodiment of an impedance matched CMOS transimpedance amplifier 10 according to the present invention may be appreciated. Current input Iin into transimpedance amplifier 10 is tied to the gate of transistor T1. Iin is preferably less than 10 mA for low power dissipation.

The source of transistor T1 is tied to ground while the drain is connected to the source of a transistor T2. Voltage Vc is connected to the gate of transistor T2 and the drain of the same transistor T2 is tied to the drain of transistor T3. The source of transistor T3 is connected to the negative input of amplifier A1 and to resistor R2. A positive voltage supply, V+(3.3 volts in the preferred embodiment), is also connected to resistor R2 as well as resistor R3 and the drain of transistor T4. Resistor R3 is tied to the drain of transistor T5, whose source is connected to ground, and resistor R3 is also connected to the positive input of amplifier A1.

The source of transistor T4 is connected to the output voltage port Vout and the drain of transistor T6. The source of transistor T6 is tied to ground. Both the gate of transistor T5 and transistor T6 are connected to gate voltage Vb. The gate of transistor T4 is connected to resistor R1, which is in turn connected to current source I1. The first input stage of transimpedance amplifier 10 incorporates components T1, T2 and R1, the second stage of transimpedance amplifier 10 incorporates components T4 and T6, while the remainder of the components of FIG. 2 namely, T3, R2, R3, A1 and T5, make up the biasing portion of transimpedance amplifier 10.

The first input stage of the transimpedance amplifier is biased with a low capacitance p-channel current source circuit, which provides for a large effective bandwidth. The large bandwidth is determined by system considerations. For example, an optimum bandwidth for a no-return-to-zero digital receiver is 0.7 times the data rate, e.g. for a data rate of 1.25 Gbits per second, the optimum bandwidth is 875 MHz. Excessive bandwidth allows increased thermal noise without a corresponding amplification of the signal. Too little bandwidth results in increased jitter due to inadequate settling time. As such, the bandwidth of the transimpedance amplifier of the present invention has a bandwidth of preferably greater than 1 GHz to accommodate the bandwidth limitations of a receivers photodetector and post amplifier.

In the embodiment illustrated in FIG. 2, the input current is received at port Iin while the output voltage is transmitted at port Vout. Power is supplied to the circuit at V+. Transistor T1 preferably is an n-channel transistor and is configured as a common source amplifier. Transistor T1 preferably is cascoded by transistor T2 to isolate the input from the Miller capacitance effect (too much capacitance will result in an undesirable lowering of the signal-to-noise ratio). Resistor R1 preferably is a feedback resistor and operates to configure the overall transimpedance amplifier 10 as an inverting low-input impedance amplifier. The transimpedance preferably is equal to R1. The input impedance is defined as follows: ##EQU1##

where gm1 is the transconductance of T1. If gm1*R1>>1, the input impedance may be defined as: ##EQU2##

The input impedance, which is preferably less than 100 ohms, in this embodiment is preferably controlled to 50 ohms by bias circuit 20, described below.

Note that current source I1 forces a voltage drop across feedback resistor R1. This allows sufficient voltage drop from drain to source of cascoded transistor T2 for operation in saturation.

The output of transimpedance amplifier 10 at Vout preferably is buffered by transistor T4 operating as a source follower of current source transistor T6. The output impedance, if gm4*R4>>1, may be defined as: ##EQU3##

where gm4 is the transconductance to T4. Biasing circuit 20 also controls the out impedance to 50 ohms.

Transistor T1 is biased through a circuit preferably comprising p-channel transistor T3, resistors R2 and R3, operational amplifier A1 and transistor T5. Transistor T5 generates a reference current. Resistor R3 converts the reference current to a reference voltage. Amplifier A1 and transistor T3 force this reference voltage across resistor R2, which converts the reference voltage to a bias current for transistor T1. This allows for the smallest size of transistor T3 needed to reduce the load capacitance of the first input stage and provide the highest bandwidth operation.

Referring to FIG. 3, one embodiment of bias generator circuit 20 of impedance matched CMOS transimpedance amplifier 10 may now be appreciated. The drain of transistor T7 is tied to the gate of transistor T7 and to resistor R4. Resistor R4 is connected to power supply V+. Transistor T8 has its drain tied to gate and also to resistor R4 and power supply V+. The source of transistor T8 is connected to the negative input of amplifier A2. The positive input of amplifier A2 is connected to the source of transistor T7 and to the drain of transistor T9. The source of transistor T9 is tied to the source of transistor T10. The drain of transistor T10 is connected to the source of transistor T8 and to the negative input of amplifier A2. The output of amplifier A2 and gate voltage Vb are connected to the gates of transistor T9 and transistor T10. Note that the circuit of FIG. 3 is connected to the circuit of FIG. 2 at Vb.

In operation, bias generator circuit 20 preferably biases n-channel transistors T1, T4, T7 and T8 so that their transconductance is inversely proportional to reference resistor R4. To explain, the drain current, Id, in a MOS transistor is given by:

Id=K(Vgs-Vt)2 (4)

where: Vgs is the gate to source voltage, Vt is the threshold voltage and K is a process dependant constant. The small signal transconductance is given by:

Gm=K+L (Id+L ) (5)

Operational amplifier A2 holds the source nodes of T7 and T8 to be equal so that:

Vgs7+Id7*R4=Vgs6 (6)

and T9 and T10 hold the drains of T7 and T8 to be equal so that Id7=Id8. Substituting equation 5 into 4, then substituting 4 into 6 and solving for Gm yields ##EQU4##

where N is the transistor aspect ratio between transistor T7 and transistor T8. In this manner, the transistors' transconductance and, hence, the input and output impedances of transimpedance amplifier 10 are preferably controlled to 50 ohms. These controlled input and output impedances allow for easy transmission line interfacing (50 ohms is a standard transmission line impedance) and routing of input and output signals to components, such as a photodetector or post amplifier, which are physically distant (e.g. greater than 10 mm) via a microstrip line on a printed circuit board from the transimpedance amplifier without distortion. Distortion may occur through loss of signal bandwidth and/or through signal reflections.

Gate voltage Vb is preferably used in the transimpedance amplifier 10 to replicate the bias current from bias current generator 20. While the circuit of FIG. 3 is the preferred biasing circuit for transimpedance amplifier 10 as it provides stability over the amplifier's operating parameters, other biasing circuits may be used without departing from the spirit or scope of the invention.

Embodiments of impedance matched transimpedance amplifier 10 preferably are implemented entirely with a low cost integrated circuit (IC) process. An example of an integrated circuit 50 containing impedance matched transimpedance amplifier 10 is illustrated schematically in FIG. 4. It should be noted that integrated circuit 50 may include one or more of the circuits embodying the present invention. In addition, integrated circuit 50 may also include other related circuitry not shown. Ideally, the transimpedance amplifier is implemented using complementary metal oxide semiconductor (CMOS) technology. CMOS technology is a relatively low cost IC process due to its present use in high volume computer applications. However, gallium arsenide or FET technology may be used, with appropriate considerations, without departing from the spirit or scope of the invention.

The present invention may be embodied in other specific forms without departing from the spirit of the essential attributes thereof; therefore, the illustrated embodiments should be considered in all respects as illustrative and not restrictive, reference being made to the appended claims rather than to the foregoing description to indicate the scope of the invention.

Stronczer, John J., Tanji, Todd M.

Patent Priority Assignee Title
10348255, Dec 14 2017 Industrial Technology Research Institute Wideband transimpedance amplifier circuit
6784750, Apr 09 2002 IP GEM GROUP, LLC Transimpedance amplifier with selective DC compensation
6803825, Apr 09 2002 Microsemi Corporation Pseudo-differential transimpedance amplifier
7100127, Dec 26 2002 Benq Corporation Impedance matching circuit design method
7135932, Jul 08 2003 DeMont & Breyer, LLC Transimpedance amplifier
7332971, Jun 10 2004 Agency for Science, Technology and Research Multi-gigabit/s transimpedance amplifier for optical networks
9413305, Apr 30 2012 Hewlett Packard Enterprise Development LP Feedback-based trans-impedance amplifier with programmable input impedance
9515628, Apr 25 2012 Hewlett Packard Enterprise Development LP Open-gain trans-impedance amplifier with programmable input impedance
Patent Priority Assignee Title
4066914, Oct 31 1975 Dolby Laboratories, Inc. Electrically variable impedance circuits
4772859, Jun 04 1987 Tektronix, Inc Microwave temperature compensated cascadable amplifier for fiber optical receiver
4970470, Oct 10 1989 Analog Devices, Incorporated DC-coupled transimpedance amplifier
4998012, Dec 01 1989 Cisco Technology, Inc Fiber optic transimpedance receiver
5202553, Mar 24 1992 Raynet Corporation; RAYNET CORPORATION, A CORP OF CA Enhanced performance optical receiver having means for switching between high and low amplifier configurations
5253096, Nov 07 1991 Raylan Corporation Digital pulse optical transmitter and receiver for local area network applications
5347389, May 27 1993 Cisco Technology, Inc Push-pull optical receiver with cascode amplifiers
5543756, May 12 1995 Keysight Technologies, Inc Combined crystal and LC filter
5742205, Jul 25 1996 Cisco Technology, Inc Field effect transistor cable television line amplifier
5761225, May 23 1996 Northrop Grumman Systems Corporation Optical fiber amplifier eled light source with a relative intensity noise reduction system
6037841, Oct 07 1998 Qualcomm Incorporated Impedance matched CMOS transimpedance amplifier for high-speed fiber optic communications
////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Nov 23 1998TANJI, TODD M Applied Micro Circuits CorporationsASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0222400902 pdf
Nov 30 1998STRONCZER, JOHN J Applied Micro Circuits CorporationsASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0222400902 pdf
Jan 06 2000Applied Micro Circuits Corporation(assignment on the face of the patent)
Jul 15 2008Applied Micro Circuits CorporationQualcomm IncorporatedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0218760013 pdf
Date Maintenance Fee Events
Feb 14 2005M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Mar 01 2005R2551: Refund - Payment of Maintenance Fee, 4th Yr, Small Entity.
Mar 01 2005STOL: Pat Hldr no Longer Claims Small Ent Stat
Feb 23 2009REM: Maintenance Fee Reminder Mailed.
Mar 26 2009M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Mar 26 2009M1555: 7.5 yr surcharge - late pmt w/in 6 mo, Large Entity.
Jan 25 2013M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Aug 14 20044 years fee payment window open
Feb 14 20056 months grace period start (w surcharge)
Aug 14 2005patent expiry (for year 4)
Aug 14 20072 years to revive unintentionally abandoned end. (for year 4)
Aug 14 20088 years fee payment window open
Feb 14 20096 months grace period start (w surcharge)
Aug 14 2009patent expiry (for year 8)
Aug 14 20112 years to revive unintentionally abandoned end. (for year 8)
Aug 14 201212 years fee payment window open
Feb 14 20136 months grace period start (w surcharge)
Aug 14 2013patent expiry (for year 12)
Aug 14 20152 years to revive unintentionally abandoned end. (for year 12)