The intrinsically safe detection of binary signals of a sensor with a variable internal resistance is achieved by connecting the sensor to the voltage output of a d.c. voltage source via a shunt. To the voltage output is attached a multistage voltage divider with voltage comparators each being connected to its voltage taps by one input terminal each and with the other input terminals of the voltage comparators being connected to the terminal (26) of the shunt attached to the sensor. Optocouplers are provided downstream from the voltage comparators for transmitting the comparison results of the voltage comparators to an analysis unit (30).

Patent
   6317056
Priority
Aug 23 1996
Filed
May 19 1999
Issued
Nov 13 2001
Expiry
Jul 30 2017
Assg.orig
Entity
Large
6
3
all paid
1. A circuit arrangement for an intrinsically safe detection of binary signals of a sensor, the sensor having a variable internal resistance, comprising:
a d.c. voltage source generating a constant supply voltage and having a voltage output, the sensor coupled to the voltage output via a shunt;
a multistage voltage divider coupled to the voltage output;
voltage comparators, a first respective input of each of the voltage comparators being coupled to a respective tap of the multistage voltage divider, a second respective input of each of the voltage comparators being coupled to a terminal of the shunt, the terminal of the shunt being connected to the sensor; and
optocouplers positioned downstream from the voltage comparators, the optocouplers transmitting comparison results from the voltage comparators to an analysis unit.
2. The circuit arrangement according to claim 1, wherein the d.c. voltage source includes a power supply unit with a transformer for electrical isolation.
3. The circuit arrangement according to claim 1, wherein the voltage comparators include three voltage comparators and the multistage voltage divider has three taps.
4. The circuit arrangement according to claim 3, wherein the optocouplers include two optocouplers, the circuit arrangement further comprising:
a logic circuit positioned between the voltage comparators and the optocouplers, the logic circuit converting possible combinations of the comparison results from the voltage comparators to two binary control signals for the optocouplers.

The present invention relates to a circuit arrangement for the intrinsically safe detection of binary signals of a sensor.

Background Information

In accordance with DIN 19234 NAMUR, sensors, such as position sensors, are commonly used in areas subject to explosion hazard. By changing their internal resistance, these sensors generate binary signals which can be detected as different currents when a constant d.c. supply voltage is applied to the sensor.

An object of the present invention is to allow a line interruption or short-circuit on the sensor side to be detected in addition to the intrinsically safe detection of binary signals.

Using voltage comparators which compare the current flowing through the measuring shunt to different constant partial voltages at the voltage divider, it is possible to define different current ranges which, in addition to the two binary states of the binary sensor signal, also identify a line interruption and a short-circuit on the sensor side. The comparison results supplied by the voltage comparators are advantageously transmitted to the analysis unit via optocouplers in order to provide electrical isolation between the sensor and analysis sides. For the same reason, a power supply unit that is used to supply power to the sensor contains a transformer. The number of optocouplers required can be reduced using a logic circuit, located downstream from the voltage comparators, which converts the possible combinations of comparison results of the voltage comparators to a minimum number of binary control signals needed for the optocouplers.

The FIGURE illustrates one example embodiment of a circuit arrangement in accordance with the present invention.

The circuit arrangement illustrated in the FIGURE is divided into a power supply and analysis side 1 and a sensor side 2 which are separated from each other by a potential barrier 3. On power supply and analysis side 1, a constant voltage of approximately 5 V is generated from a load voltage of, for example, 24 V, using a preregulator 4, and converted, via a voltage chopper stage 5 with a transformer 6, rectifier 7, smoothing capacitor 8, and Zener barrier 9 on its output side, to a constant d.c. supply voltage of approximately 8.2 V, which is provided to a voltage output 10. A sensor 13 which generates binary signals in the form of changes in its power consumption by changing its internal resistance is connected to voltage output 10 via a shunt 11 and a two-wire line 12. A voltage divider 14, which includes four voltage divider resistors, is connected to voltage output 10, with three voltage comparators 16, 17, and 18 being attached by one of their two input terminals 19, 20, and 21 to the three voltage taps 15 of this voltage divider 14. The other input terminals 22, 23, and 24 of voltage comparators 16, 17, and 18 are connected, via a common resistor 25, to terminal 26 of shunt 11 attached to sensor 13.

Voltage comparators 16, 17, and 18 compare the voltage drop across shunt 11 produced by the current flowing through sensor 13 to the constant partial voltages at voltage taps 15 of voltage divider 14 and generate an output signal of "one" or "zero" as the comparison result, depending on whether the voltage drop at shunt 11 is greater or less than the partial voltage. If two-wire line 12 is interrupted, no current flows through sensor 13, and all three voltage comparators 16, 17, and 18 each generate an output status of "zero". If sensor 13 generates a binary status of "off", a current which places voltage comparator 18 in the "one" output state and the other two voltage comparators 16 and 17 in the "zero" output state flows through shunt 11. When sensor 13 is in the binary state of "on", a current which places the two voltage comparators 17 and 18 in the "one" output state and voltage comparator 16 in the "zero" output state flows through shunt 11. If a short circuit occurs on the sensor side, the current flowing through shunt 11 is so high that all voltage comparators 16, 17, and 18 are placed in the "one" output state.

These four possible combinations of comparison results, i.e. the output states of voltage comparators 16, 17, and 18, are a converted, in a logic circuit 27, to two binary control signals for two downstream optocouplers 28, 29. In the embodiment illustrated, voltage comparators 16, 17, 18 have open-collector outputs which are linked to each other and to optocouplers 28, 29 in such a way that, when sensor 13 is in proper working order, they activate optocoupler 28 and, when sensor 13 is in the binary state of "on", they also activate optocoupler 29; and if a short-circuit occurs on the sensor side, only optocoupler 29 is activated, and if the two-wire line is interrupted, neither optocoupler 28 nor optocoupler 29 is activated. The comparison results of voltage comparators 16, 17, and 18 transmitted via logic circuit 27 and optocouplers 28, 29 are analyzed in an analysis unit 30, e.g. a microprocessor system, on power supply and analysis side 1 of the circuit, transmitted to a system bus 31, and possibly displayed by light-emitting diodes 32.

Klumpp, Wolfgang, Morio, Francis

Patent Priority Assignee Title
7276901, Aug 10 2004 Robert Bosch GmbH Method for shunt detection in sensors
7907371, Aug 24 1998 Leviton Manufacturing Company, Inc. Circuit interrupting device with reset lockout and reverse wiring protection and method of manufacture
8054595, Aug 24 1998 Leviton Manufacturing Co., Inc. Circuit interrupting device with reset lockout
8130480, Aug 24 1998 Leviton Manufactuing Co., Inc. Circuit interrupting device with reset lockout
8576086, Mar 02 2009 SAMSON AKTIENGESELLSCHAFT Limit signal indicator and method for operating a limit signal indicator
9541604, Apr 29 2013 GE Intelligent Platforms, Inc. Loop powered isolated contact input circuit and method for operating the same
Patent Priority Assignee Title
5287107, Jun 05 1992 AVAGO TECHNOLOGIES ECBU IP SINGAPORE PTE LTD Optical isolation amplifier with sigma-delta modulation
5583731, Sep 05 1991 Telemecanique Input or output device, for programmable automatic controllers to detect an electrical fault of the channels
5818216, Aug 23 1995 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Minimally invasive current sensing circuit
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
Mar 01 1999KLUMPP, WOLFGANGSiemens AktiengesellschaftASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0100040653 pdf
Mar 01 1999MORIO, FRANCISSiemens AktiengesellschaftASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0100040653 pdf
May 19 1999Siemens Aktiengesellschaft(assignment on the face of the patent)
Date Maintenance Fee Events
Apr 08 2005M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Apr 08 2009M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Mar 07 2013M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Nov 13 20044 years fee payment window open
May 13 20056 months grace period start (w surcharge)
Nov 13 2005patent expiry (for year 4)
Nov 13 20072 years to revive unintentionally abandoned end. (for year 4)
Nov 13 20088 years fee payment window open
May 13 20096 months grace period start (w surcharge)
Nov 13 2009patent expiry (for year 8)
Nov 13 20112 years to revive unintentionally abandoned end. (for year 8)
Nov 13 201212 years fee payment window open
May 13 20136 months grace period start (w surcharge)
Nov 13 2013patent expiry (for year 12)
Nov 13 20152 years to revive unintentionally abandoned end. (for year 12)