A buried contact junction is described. A gate silicon oxide layer is provided over the surface of a semiconductor substrate. A polysilicon layer is deposited overlying the gate oxide layer. A hard mask layer is deposited overlying the polysilicon layer. The hard mask and polysilicon layers are etched away where they are not covered by a mask to form a polysilicon gate electrode and interconnection lines wherein gaps are left between the gate electrode and interconnection lines. A layer of dielectric material is deposited over the semiconductor substrate to fill the gaps. The hard mask layer is removed. The polysilicon layer is etched away where it is not covered by a buried contact mask to form an opening to the semiconductor substrate. Ions are implanted to form the buried contact. A refractory metal layer is deposited overlying the buried contact and the polysilicon gate electrode and interconnection lines and planarized to form polycide gate electrodes and interconnection lines. The dielectric material layer is removed. An oxide layer is deposited and anisotropically etched to leave spacers on the sidewalls of the polycide gate electrodes and interconnection lines to complete the formation of a buried contact junction in the fabrication of an integrated circuit.
|
1. An integrated circuit device having a buried contact junction with local interconnect comprising:
a buried contact junction within a semiconductor substrate; a planarized tungsten contact layer overlying said buried contact junction; a polycide gate electrode on the surface of said semiconductor substrate; silicon oxide spacers on the sidewalls of said tungsten contact layer and said polycide gate electrode; source and drain regions within said semiconductor substrate surrounding said polycide gate electrode wherein one of said source and drain regions contacts said buried contact junction; an insulating layer overlying said polycide gate electrode, said tungsten contact layer, and said source and drain regions; and a patterned conducting layer overlying said insulating layer and extending through an opening in said insulating layer to another one of said underlying source and drain regions.
6. An integrated circuit device having a buried contact junction with local interconnect comprising:
a buried contact junction within a semiconductor substrate; a planarized tungsten contact layer overlying said buried contact junction; a polycide gate electrode on the surface of said semiconductor substrate wherein said polycide gate electrode comprises a planarized tungsten layer overlying a polysilicon layer; silicon oxide spacers on the sidewalls of said tungsten contact layer and said polycide gate electrode; source and drain regions within said semiconductor substrate surrounding said polycide gate electrode wherein one of said source and drain regions contacts said buried contact junction; an insulating layer overlying said polycide gate electrode, said tungsten contact layer, and said source and drain regions; and a patterned conducting layer overlying said insulating layer and extending through an opening in said insulating layer to another one of said underlying source and drain regions.
9. A static random access memory (SRAM) integrated circuit device having a buried contact junction with local interconnect comprising:
a buried contact junction within a semiconductor substrate; a planarized refractory material contact layer overlying said buried contact junction wherein said refractory material is selected from the group consisting of tungsten and tungsten silicide; a polycide gate electrode on the surface of said semiconductor substrate wherein said polycide gate electrode comprises a planarized refractory material layer overlying a polysilicon layer and wherein said refractory material is selected from the group consisting of tungsten and tungsten silicide; silicon oxide spacers on the sidewalls of said refractory material contact layer and said polycide gate electrode; source and drain regions within said semiconductor substrate surrounding said polycide gate electrode wherein one of said source and drain regions contacts said buried contact junction; an insulating layer overlying said polycide gate electrode, said refractory material contact layer, and said source and drain regions; and a patterned conducting layer overlying said insulating layer and extending through an opening in said insulating layer to another one of said underlying source and drain regions.
2. The device according to
3. The device according to
4. The device according to
5. The device according to
7. The device according to
8. The device according to
10. The device according to
|
This is a division of patent application Ser. No. 09/035,139, filing date Mar. 5, 1998, U.S. Pat. No. 5,998,269, A Technology For High Performance Buried Contact And Tungsten Polycide Gate Integration, assigned to the same assignee as the present invention.
U.S. patent application Ser. No. 09/034,927 to K. C. Huang et al, now U.S. Pat. No. 6,080,647 issued on Jun. 27, 2000.
(1) Field of the Invention
The invention relates to the fabrication of integrated circuit devices, and more particularly, to a method of forming simultaneously a tungsten polycide gate and an improved buried contact without a trench in the fabrication of integrated circuits.
(2) Description of the Prior Art
The polysilicon and gate oxide layers are etched away where they are not covered by the photoresist mask to form an opening where the buried contact is to be formed. As illustrated in
Referring now to
Referring now to
As device dimensions and cell size continue to decrease for high density and improved performance in integrated circuits, there is a growing demand for lower junction leakage and lower contact resistance. However, the contact resistance and junction leakage will increase in the conventional buried contact process if there is misalignment of the photoresist mask during polysilicon etching.
A number of patents disclose methods for improving a device in which a buried contact trench has been formed. For example, U.S. Pat. No. 5,525,552 to J. M. Huang teaches the use of a low dielectric constant spacer to provide better immunity of the buried contact trench. U.S. Pat. No. 5,607,881 also to J. M. Huang teaches linking the buried contact junction and the source junction by an extra high dosage N+ implant to overcome the disadvantages of a buried contact trench. U.S. Pat. No. 5,668,051 to Chen et al teaches a thin polysilicon layer within the buried contact trench. U.S. Pat. No. 5,652,152 to Pan et al discloses the use of a PSG spacer to solve the buried contact trench problem.
Other patents teach methods to avoid forming a buried contact trench. For example, U.S. Pat. No. 5,494,848 to H. W. Chin teaches the use of a reverse tone oversized buried contact mask to prevent formation of a buried contact trench. U.S. Pat. No. 5,654,231 to M. S. Liang et al teaches the use of sidewall spacers to prevent the formation of a buried contact trench in DRAM technology. Co-pending U.S. patent application Ser. No. 09/034,927 to K. C. Huang et al, now U.S. Pat. No. 6,080,647 issued on Jun. 27, 2000, teaches forming a buried contact after formation of the gate electrode and interconnection lines and selective deposition of tungsten over the buried contact and gate electrode.
Still other patents teach other buried contact processes. For example, U.S. Pat. No. 5,543,362 to Wu teaches a process in which a silicide layer is deposited over the buried contact region followed by a polysilicon layer and topped with a second silicide layer. U.S. Pat. No. 5,162,259 to Kolar et al teaches forming a silicide over the buried contact region and depositing polysilicon overlying the silicide.
A principal object of the present invention is to provide an effective and very manufacturable method of forming buried contact junctions.
Another object of the present invention is to provide a method of forming buried contact junctions which avoids the formation of a trench caused by mask misalignment.
Another object of the invention is to provide a method of forming buried contact junctions which avoids the formation of a disconnection gap caused by mask misalignment.
Yet another object of the present invention is to provide a method of forming buried contact junctions in which only a single deposition of polysilicon is required.
A further object of the invention is to provide a method of forming buried contact junctions in which the buried contact is connected and the polycide gate and interconnection lines are formed simultaneously.
A still further object is to provide a method of forming buried contact junctions which avoids the formation of a trench caused by mask misalignment and in which only a single deposition of polysilicon is required.
A still further object is to provide a method of forming buried contact junctions which avoids the formation of a trench caused by mask misalignment, in which only a single deposition of polysilicon is required, and in which the buried contact is connected and the polycide gate and interconnection lines are formed simultaneously.
In accordance with the objects of this invention a new method of forming an improved buried contact junction is achieved. A gate silicon oxide layer is provided over the surface of a semiconductor substrate. A polysilicon layer is deposited overlying the gate oxide layer. A hard mask layer is deposited overlying the polysilicon layer. The hard mask and polysilicon layers are etched away where they are not covered by a mask to form a polysilicon gate electrode and interconnection lines having a hard mask layer thereover wherein gaps are left between the gate electrode and interconnection lines. A layer of dielectric material is deposited over the semiconductor substrate to fill the gaps. The hard mask layer is removed. Thereafter, the polysilicon layer is etched away where it is not covered by a buried contact mask to form an opening to the semiconductor substrate. Ions are implanted to form the buried contact. A refractory metal layer, such as tungsten or tungsten silicide, is deposited over lying the buried contact and the polysilicon gate electrode and interconnection lines and planarized to form polycide gate electrodes and interconnection lines. The dielectric material layer is removed. An oxide layer is deposited and anisotropically etched to leave spacers on the sidewalls of the polycide gate electrodes and interconnection lines to complete the formation of a buried contact junction in the fabrication of an integrated circuit.
Also, in accordance with the objects of this invention, a new integrated circuit device having a buried contact junction is described. A buried contact junction lies within a semiconductor substrate having a tungsten or tungsten silicide contact layer thereover. A polycide gate electrode lies on the surface of the semiconductor substrate having source and drain regions within the semiconductor substrate surrounding the polycide gate electrode wherein one of the source and drain regions contacts the buried contact junction. An insulating layer overlies the said polycide gate electrode, the tungsten contact layer, and the source and drain regions. A patterned conducting layer overlies the insulating layer and extends through an opening in the insulating layer to another one of the underlying source and drain regions.
In the accompanying drawings forming a material part of this description, there is shown:
Referring now more particularly to
Next, polysilicon layer 18 is deposited over the gate oxide layer 14. Usually, a split polysilicon layer is used. A thin polysilicon layer would be deposited at this time to protect the gate oxide while the opening for the buried contact region is etched. A thick layer of doped polysilicon would then be deposited within the buried contact opening and dopant would be driven in from the thick polysilicon layer to form the buried contact. However, in the process of the invention, a single polysilicon layer can be used without degrading the quality of the gate oxide. Thus, the process of the invention has a lower thermal budget. The single polysilicon layer 18 of the invention has a thickness of between about 1000 to 3000 Angstroms.
A thin layer of silicon oxide 19 is grown or deposited over the polysilicon layer 18 to a thickness of about 100 Angstroms.
Next, a layer of silicon nitride or other dielectric material 21 is deposited overlying the polysilicon layer 18 to a thickness of between about 1000 and 3000 Angstroms to be used as a hard mask. A layer of photoresist is coated over the silicon nitride layer and exposed, developed, and patterned to form the photoresist mask 23. This is the mask to form the gate electrode and interconnection lines.
Referring now to
Now, the openings between the gate electrode and the interconnection lines are filled with an oxide material 44 deposited by chemical vapor deposition (CVD). The oxide may be sub-atmospheric CVD oxide, high density plasma CVD oxide, or the like. A spin-on-glass material may also be deposited to completely fill the openings and then etched back or planarized using chemical mechanical polishing (CMP) to result in filled openings and a planarized substrate, as illustrated in FIG. 9.
Referring now to
Since the buried contact opening is made after the gate electrode and interconnection line polysilicon patterning, there is no need to overlay the polysilicon mask. There will be no buried contact trench due to mask misalignment during polysilicon overetching. This allows the design rule of the polysilicon and buried contact masks to be tighter; hence device density can be increased. Since there will be no buried contact trench, the contact resistance and junction leakage can be decreased significantly. The problem of the disconnection gap can also be eliminated. As shown in
Referring now to
Next, a layer of refractory material, such as tungsten or tungsten silicide 50 is deposited overlying the polysilicon layer and within the buried contact opening. The tungsten or tungsten silicide layer 50 is planarized using, for example, chemical mechanical polishing (CMP) or etching back, as illustrated in FIG. 13. This process simultaneously forms the buried contact interconnection 43 and the tungsten polycide gate electrode 40.
The oxide 44 between the gate electrode and interconnection lines is removed. The LDD regions 36 may alternatively be formed at this time. Then, a second oxide layer is deposited over the surface of the substrate and anisotropically etched to leave spacers 56 on the sidewalls of the gate electrode and interconnection lines, as shown in FIG. 14. Heavily doped source and drain regions 58 are implanted into the substrate using the gate electrode as a mask.
Processing continues as is conventional in the art to complete the integrated circuit device.
The integrated circuit device having a buried contact junction according to the present invention is described with reference to FIG. 15.
The process of the invention avoids the etching of a trench into the buried contact junction because the buried contact opening is made after the gate electrode and polysilicon interconnection line patterning. The polysilicon gate electrode and interconnection lines are formed before the buried contact opening is etched so that it is not necessary to overlay the polysilicon and buried contact masks. This results in a trench-free buried contact process with significantly decreased contact resistance and junction leakage. Since the masks do not have to be overlaid, the design rules of the masks can be tighter, thereby increasing device density. Additionally, the buried contact mask could be modified by making the opening larger to prevent a disconnection gap. The process of the invention can be used in the fabrication of any integrated circuit device having a buried contact and polycide gate electrodes and interconnection lines, such as the static random access memory (SRAM) device illustrated in FIG. 15.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.
Wuu, Shou-Gwo, Yaung, Dun-Nian, Huang, Kuo-Ching, Huang, Jenn-Ming
Patent | Priority | Assignee | Title |
6613637, | May 31 2002 | Bell Semiconductor, LLC | Composite spacer scheme with low overlapped parasitic capacitance |
6737342, | May 31 2002 | Bell Semiconductor, LLC | Composite spacer scheme with low overlapped parasitic capacitance |
6884736, | Oct 07 2002 | Taiwan Semiconductor Manufacturing Co, Ltd. | Method of forming contact plug on silicide structure |
7015126, | Jun 03 2004 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming silicided gate structure |
7029963, | Aug 30 2001 | Micron Technology, Inc | Semiconductor damascene trench and methods thereof |
7241674, | May 13 2004 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Method of forming silicided gate structure |
7256137, | Oct 07 2002 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming contact plug on silicide structure |
7396767, | Jul 16 2004 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure including silicide regions and method of making same |
7564104, | May 07 2004 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Low ohmic layout technique for MOS transistors |
9490263, | Sep 24 2013 | Samsung Electronics Co., Ltd. | Semiconductor device and method of forming the same |
Patent | Priority | Assignee | Title |
5162259, | Feb 04 1991 | Motorola, Inc. | Method for forming a buried contact in a semiconductor device |
5494848, | Mar 17 1995 | Taiwan Semiconductor Manufacturing Co. | Buried contact trench process |
5525552, | Jun 08 1995 | Taiwan Semiconductor Manufacturing Company | Method for fabricating a MOSFET device with a buried contact |
5543362, | Mar 28 1995 | Motorola, Inc. | Process for fabricating refractory-metal silicide layers in a semiconductor device |
5607881, | Sep 25 1995 | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD. | Method of reducing buried contact resistance in SRAM |
5652152, | Apr 22 1996 | Chartered Semiconductor Manufacturing Pte, Ltd. | Process having high tolerance to buried contact mask misalignment by using a PSG spacer |
5654231, | Mar 25 1996 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of eliminating buried contact trench in SRAM technology |
5668051, | Aug 29 1996 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming poly plug to reduce buried contact series resistance |
5780331, | Jan 15 1997 | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD. | Method of making buried contact structure for a MOSFET device in an SRAM cell |
5926706, | Apr 09 1997 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for making a trench-free buried contact with low resistance on semiconductor integrated circuits |
5942785, | Aug 29 1996 | Taiwan Semiconductor Manufacturing Company, Ltd. | Poly plug to reduce buried contact series resistance |
6080647, | Mar 05 1998 | Taiwan Semiconductor Manufacturing Company | Process to form a trench-free buried contact |
EP767491, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 03 1999 | Taiwan Semiconductor Manufacturing Company | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 03 2005 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 29 2009 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 14 2013 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 26 2005 | 4 years fee payment window open |
Aug 26 2005 | 6 months grace period start (w surcharge) |
Feb 26 2006 | patent expiry (for year 4) |
Feb 26 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 26 2009 | 8 years fee payment window open |
Aug 26 2009 | 6 months grace period start (w surcharge) |
Feb 26 2010 | patent expiry (for year 8) |
Feb 26 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 26 2013 | 12 years fee payment window open |
Aug 26 2013 | 6 months grace period start (w surcharge) |
Feb 26 2014 | patent expiry (for year 12) |
Feb 26 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |