In one implementation, a substrate is provided which has at least two nodes to be electrically connected. A first conductivity type semiconductive material is formed over and in electrical connection with one of the nodes. A conductive diffusion barrier material is formed over and in electrical connection with the first conductivity type semiconductive material. A second conductivity type semiconductive material is formed over and in electrical connection with the first conductivity type semiconductive material through the conductive diffusion barrier material, and over and in electrical connection with another of the nodes. The first conductivity type semiconductive material, the conductive diffusion barrier material and the second conductivity type semiconductive material are formed into a local interconnect electrically connecting the one node and the another node. Local interconnects fabricated by this and other methods are also contemplated. The invention includes in one implementation a method of forming contact plugs.
|
34. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node; a layer of first conductivity type material received over the substrate in electrical connection with the first node; a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer; a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes; and the local interconnect comprising a pair of lateral opposing outermost lateral edges at least one of which is angled from vertical.
19. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node; a layer of first conductivity type material received over the substrate in electrical connection with the first node; a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer; a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes; and the layers of first and second conductivity type materials having respective outermost planar surface portions which are not coplanar.
1. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node; a layer of first conductivity type material received over the substrate in electrical connection with the first node, the first conductivity type material having an outermost surface; a conductive diffusion barrier material received over at least a portion of the first conductivity type material outermost surface and in electrical connection with the first conductivity type material layer; and a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes.
30. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node; a layer of first conductivity type material received over the substrate in electrical connection with the first node; a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer; a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes; and the local interconnect comprising a pair of lateral opposing outermost lateral edges each of which comprises the conductive diffusion barrier material.
9. A finished local interconnect construction comprising:
a substrate comprising a first node, a second node and a third node, at least the first and third nodes being of different conductivity type; a layer of first conductivity type material received over the substrate in electrical connection with the first and second nodes, the first conductivity type material having an outermost surface; a conductive diffusion barrier material received over at least a portion of the first conductivity type material outermost surface and in electrical connection with the first conductivity type material layer; and a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the third node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes.
24. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node; a layer of first conductivity type material received over the substrate in electrical connection with the first node; a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer; and a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes; and the layers of first and second conductivity type materials having respective outermost planar surface portions, at least a portion of one of the outermost planar surface portions overlying at least a portion of the other of the outermost planar surface portions.
13. A finished sram local interconnect construction comprising:
a substrate comprising a first node, a second node and a third node; the first node being a source/drain region of the first conductivity type of a first transistor of the sram cell, the second node being a gate of a second transistor of the sram cell, the third node being a source/drain region of the second conductivity type of a third transistor of the sram cell; a layer of first conductivity type material received over the substrate in electrical connection with the first and second nodes, the first conductivity type material having an outermost surface; a conductive diffusion barrier material received over at least a portion of the first conductivity type material outermost surface and in electrical connection with the first conductivity type material layer; and a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the third node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes.
16. Integrated circuitry comprising an sram cell having a local interconnect and having circuitry peripheral to the sram cell, comprising:
a substrate comprising a first node, a second node and a third node, and having a plurality of peripheral circuitry first conductivity type nodes and a plurality of peripheral circuitry second conductivity type nodes, the first node being a source/drain region of the first conductivity type of a first transistor of the sram cell, the second node being a gate of a second transistor of the sram cell, the third node being a source/drain region of the second conductivity type of a third transistor of the sram cell; a layer of first conductivity type material received over the substrate in electrical connection with the first and second nodes; a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer; a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the third node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes; an insulative layer received over the plurality of peripheral circuitry first conductivity type nodes and the plurality of peripheral circuitry second conductivity type nodes; first conductive contacts received with the insulative layer over the peripheral circuitry first conductivity type nodes, the first conductive contacts comprising the first conductivity type material, the conductive diffusion barrier layer material, and the second conductivity type material; and second conductive contacts received with the insulative layer over the peripheral circuitry second conductivity type nodes, the second conductive contacts comprising the second conductivity type material.
2. The local interconnect of
3. The local interconnect of
4. The local interconnect of
5. The local interconnect of
6. The local interconnect of
8. The local interconnect of
10. The local interconnect of
12. The local interconnect of
14. The local interconnect of
15. The local interconnect of
17. The integrated circuitry of
20. The local interconnect of
21. The local interconnect of
22. The local interconnect of
25. The local interconnect of
26. The local interconnect of
27. The local interconnect of
28. The local interconnect of
31. The local interconnect of
32. The local interconnect of
36. The local interconnect of
37. The local interconnect of
|
This patent resulted from a divisional application of U.S. patent application Ser. No. 09/737,919, filed on Dec. 14, 2000.
This invention relates to local interconnects and SRAM local interconnects including methods of manufacture thereof, and to methods of fabricating integrated circuitry comprising an SRAM cell having a local interconnect and having circuitry peripheral to the SRAM cell, and to methods of forming contact plugs, including by way of example only in embedded memory, SRAM peripheral circuitry, DRAM cell and peripheral circuitry, and logic circuitry.
The reduction in memory cell and other circuit size in high density dynamic random access memories (DRAMs) and other circuitry is a continuing goal in semiconductor fabrication. Implementing electric circuits involves connecting isolated devices through specific electric paths. When fabricating silicon and other semiconductive materials into integrated circuits, conductive devices built into semiconductive substrates typically need to be isolated from one another. Such isolation typically occurs in the form of either trench and refill field isolation regions or LOCOS grown field oxide.
Conductive lines, for example transistor gate lines, are formed over bulk semiconductor substrates. Some lines run globally over large areas of the semiconductor substrate. Others are much shorter and associated with very small portions of the integrated circuitry. Traditional local interconnects are formed using processing which includes chemical mechanical polishing of tungsten or other metals, and silicide processing. This invention was principally motivated in making processing improvements in the fabrication of local interconnects, and particularly in the fabrication of SRAM circuitry local interconnects and embedded technologies, although the invention is not so limited.
The invention includes local interconnects and SRAM local interconnects including methods of manufacture thereof, and methods of fabricating integrated circuitry comprising an SRAM cell having a local interconnect and having circuitry peripheral to the SRAM cell, and methods of forming contact plugs. In one implementation, a substrate is provided which has at least two nodes to be electrically connected. A first conductivity type semiconductive material is formed over and in electrical connection with one of the nodes. A conductive diffusion barrier material is formed over and in electrical connection with the first conductivity type semiconductive material. A second conductivity type semiconductive material is formed over and in electrical connection with the first conductivity type semiconductive material through the conductive diffusion barrier material, and over and in electrical connection with another of the nodes. The first conductivity type semiconductive material, the conductive diffusion barrier material, and the second conductivity type semiconductive material are formed into a local interconnect electrically connecting the one node and the another node. Local interconnects fabricated by this and other methods within and beyond this document are also contemplated.
In one implementation, a method of forming contact plugs includes providing a substrate having a plurality of first conductivity type nodes and a plurality of second conductivity type nodes. An insulative layer is provided over the substrate. First contact openings are formed through the insulative layer to the first conductivity type nodes. A first conductivity type semiconductive material is formed within the first contact openings in electrical connection with the first conductivity type nodes. Second contact openings are formed through the insulative layer to the second conductivity type nodes. A conductive diffusion barrier material is formed within the second contact openings in electrical connection with the second conductivity type nodes and in electrical connection with the first conductivity type semiconductive material received within the first contact openings. A second conductivity type semiconductive material is formed within the second contact openings in electrical connection with the second conductivity type nodes through the conductive diffusion barrier material, and over and in electrical connection with the first conductivity type semiconductive material through the conductive diffusion barrier material within the first contact openings over the first conductivity type nodes.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws "to promote the progress of science and useful arts" (Article 1, Section 8).
The invention is shown and described with respect to but one preferred embodiment in fabrication of integrated circuitry comprising an SRAM cell having a local interconnect and having circuitry peripheral to the SRAM cell. The invention is of course not so limited. Referring initially to
Integrated circuitry in accordance with one embodiment of the present invention comprises a static read/write memory cell 18 such as is typically used in high-density SRAMs and embedded DRAM/SRAM memories. A static memory cell is characterized by operation in one of two mutually-exclusive and self-maintaining operating states. Each operating state defines one of the two possible binary bit values, zero or one. A static memory cell typically has an output which reflects the operating state of the memory cell. Such an output produces a "high" voltage to indicate a "set" operating state. The memory cell output produces a "low" voltage to indicate a "reset" operating state. A low or reset output voltage usually represents a binary value of zero, while a high or set output voltage represents a binary value of one. Our 8 U.S. Pat. No. 6,100,185 listing Jeff Yongjun Hu as the inventor, and which issued on Aug. 8, 2000, describes exemplary SRAM circuitry operation and design, and is hereby incorporated by reference. Such shows complementary circuit components and nodes to the Vcc, Vss, B11, B12, WL, T1n, T2n, T3p, T4p, T5n, T6n, LI1, LI2, Naa1, Naa2, Paa1, EC1 and EC2 components and nodes shown herein. The preferred left illustrated gate extension over region 16 has an exposed illustrated silicide region, while the right illustrated gate extension is capped with an insulative material, in the illustrated cross section.
Substrate 10 can be considered as having at least first, second and third nodes of an SRAM cell to be electrically interconnected. For example, Naa1 is a source/drain region of a first conductivity type, here n-type, of a first transistor T2n of the SRAM cell. EC2 can be considered as a second node of the SRAM cell constituting a gate of a second transistor, for example either T1n or T3p. Source/drain region Paa1 can be considered as a third node which is a source/drain region of a second conductivity type, here p-type, of a third transistor T4p of the SRAM cell. Naa2 constitutes another node which will be electrically interconnected in the depicted cross-section of what will constitute local interconnect LI2. Substrate 10 also includes a plurality of peripheral circuitry first conductivity type nodes and a plurality of peripheral circuitry second conductivity type nodes, with one first conductivity type node 30 and one second conductivity type node 31 being illustrated in the right portion of FIG. 3. Accordingly, in the depicted embodiment, nodes Naa1, Naa2 and Paa1 comprise conductively doped semiconductive material regions, with Paa1 being of different conductivity type than Naa1 and Naa2.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The preferred embodiment depiction with respect to SRAM circuitry local interconnect fabrication is with respect to a six transistor SRAM cell, although other SRAM cells are contemplated, as well as any local interconnect independent of SRAM circuitry.
By way of example only,
Referring to
The invention also contemplates local interconnects, including SRAM local interconnects and other integrated circuitry independent of the method of fabrication, whether disclosed herein, existing in the present state of the art, or yet-to-be developed.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Violette, Michael P., Abbott, Todd R., Dennison, Charles H.
Patent | Priority | Assignee | Title |
6727168, | Oct 24 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming local interconnects |
6911702, | Oct 24 2001 | Micron Technology, Inc. | Integrated circuitry |
8320181, | Aug 25 2009 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | 3D memory devices decoding and routing systems and methods |
Patent | Priority | Assignee | Title |
5055427, | Dec 02 1987 | GLOBALFOUNDRIES Inc | Process of forming self-aligned interconnects for semiconductor devices |
5283203, | Feb 28 1992 | Texas Instruments Incorporated; Texas Instruments Incorporated, a Delaware corporation | Self-aligned contact process for complementary field-effect integrated circuits |
5489546, | May 24 1995 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming CMOS devices using independent thickness spacers in a split-polysilicon DRAM process |
5571733, | May 12 1995 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming CMOS integrated circuitry |
5665629, | Aug 11 1995 | International Business Machines Corporation | Four transistor SRAM process |
5831899, | Apr 07 1997 | Integrated Device Technology, Inc. | Local interconnect structure and process for six-transistor SRAM cell |
5866451, | May 28 1996 | Taiwan Semiconductor Manufacturing Company Ltd | Method of making a semiconductor device having 4t sram and mixed-mode capacitor in logic |
6051881, | Dec 05 1997 | Advanced Micro Devices | Forming local interconnects in integrated circuits |
6100185, | Aug 14 1998 | Micron Technology, Inc. | Semiconductor processing method of forming a high purity <200> grain orientation tin layer and semiconductor processing method of forming a conductive interconnect line |
6121129, | Jan 15 1997 | International Business Machines Corporation | Method of contact structure formation |
6223432, | Mar 17 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming dual conductive plugs |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 21 2001 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Sep 10 2002 | ASPN: Payor Number Assigned. |
Oct 07 2005 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 30 2009 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 02 2013 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 30 2005 | 4 years fee payment window open |
Oct 30 2005 | 6 months grace period start (w surcharge) |
Apr 30 2006 | patent expiry (for year 4) |
Apr 30 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 30 2009 | 8 years fee payment window open |
Oct 30 2009 | 6 months grace period start (w surcharge) |
Apr 30 2010 | patent expiry (for year 8) |
Apr 30 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 30 2013 | 12 years fee payment window open |
Oct 30 2013 | 6 months grace period start (w surcharge) |
Apr 30 2014 | patent expiry (for year 12) |
Apr 30 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |