In one implementation, a substrate is provided which has at least two nodes to be electrically connected. A first conductivity type semiconductive material is formed over and in electrical connection with one of the nodes. A conductive diffusion barrier material is formed over and in electrical connection with the first conductivity type semiconductive material. A second conductivity type semiconductive material is formed over and in electrical connection with the first conductivity type semiconductive material through the conductive diffusion barrier material, and over and in electrical connection with another of the nodes. The first conductivity type semiconductive material, the conductive diffusion barrier material and the second conductivity type semiconductive material are formed into a local interconnect electrically connecting the one node and the another node. Local interconnects fabricated by this and other methods are also contemplated. The invention includes in one implementation a method of forming contact plugs.

Patent
   6380596
Priority
Dec 14 2000
Filed
Aug 21 2001
Issued
Apr 30 2002
Expiry
Dec 14 2020
Assg.orig
Entity
Large
3
11
all paid
34. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node;
a layer of first conductivity type material received over the substrate in electrical connection with the first node;
a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer;
a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes; and
the local interconnect comprising a pair of lateral opposing outermost lateral edges at least one of which is angled from vertical.
19. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node;
a layer of first conductivity type material received over the substrate in electrical connection with the first node;
a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer;
a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes; and
the layers of first and second conductivity type materials having respective outermost planar surface portions which are not coplanar.
1. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node;
a layer of first conductivity type material received over the substrate in electrical connection with the first node, the first conductivity type material having an outermost surface;
a conductive diffusion barrier material received over at least a portion of the first conductivity type material outermost surface and in electrical connection with the first conductivity type material layer; and
a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes.
30. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node;
a layer of first conductivity type material received over the substrate in electrical connection with the first node;
a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer;
a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes; and
the local interconnect comprising a pair of lateral opposing outermost lateral edges each of which comprises the conductive diffusion barrier material.
9. A finished local interconnect construction comprising:
a substrate comprising a first node, a second node and a third node, at least the first and third nodes being of different conductivity type;
a layer of first conductivity type material received over the substrate in electrical connection with the first and second nodes, the first conductivity type material having an outermost surface;
a conductive diffusion barrier material received over at least a portion of the first conductivity type material outermost surface and in electrical connection with the first conductivity type material layer; and
a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the third node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes.
24. A finished local interconnect construction comprising:
a substrate comprising a first node and a second node;
a layer of first conductivity type material received over the substrate in electrical connection with the first node;
a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer; and
a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the second node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes; and
the layers of first and second conductivity type materials having respective outermost planar surface portions, at least a portion of one of the outermost planar surface portions overlying at least a portion of the other of the outermost planar surface portions.
13. A finished sram local interconnect construction comprising:
a substrate comprising a first node, a second node and a third node;
the first node being a source/drain region of the first conductivity type of a first transistor of the sram cell, the second node being a gate of a second transistor of the sram cell, the third node being a source/drain region of the second conductivity type of a third transistor of the sram cell;
a layer of first conductivity type material received over the substrate in electrical connection with the first and second nodes, the first conductivity type material having an outermost surface;
a conductive diffusion barrier material received over at least a portion of the first conductivity type material outermost surface and in electrical connection with the first conductivity type material layer; and
a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the third node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes.
16. Integrated circuitry comprising an sram cell having a local interconnect and having circuitry peripheral to the sram cell, comprising:
a substrate comprising a first node, a second node and a third node, and having a plurality of peripheral circuitry first conductivity type nodes and a plurality of peripheral circuitry second conductivity type nodes, the first node being a source/drain region of the first conductivity type of a first transistor of the sram cell, the second node being a gate of a second transistor of the sram cell, the third node being a source/drain region of the second conductivity type of a third transistor of the sram cell;
a layer of first conductivity type material received over the substrate in electrical connection with the first and second nodes;
a conductive diffusion barrier material received over and in electrical connection with the first conductivity type material layer;
a layer of a second conductivity type material received over and in electrical connection with the conductive diffusion barrier material, and in electrical connection with the third node; the first conductivity type material layer, the conductive diffusion barrier material and the second conductivity type material comprising a local interconnect electrically connecting the first and second nodes;
an insulative layer received over the plurality of peripheral circuitry first conductivity type nodes and the plurality of peripheral circuitry second conductivity type nodes;
first conductive contacts received with the insulative layer over the peripheral circuitry first conductivity type nodes, the first conductive contacts comprising the first conductivity type material, the conductive diffusion barrier layer material, and the second conductivity type material; and
second conductive contacts received with the insulative layer over the peripheral circuitry second conductivity type nodes, the second conductive contacts comprising the second conductivity type material.
2. The local interconnect of claim 1 wherein the conductive diffusion barrier material is received intermediate the second conductivity type material and the second node.
3. The local interconnect of claim 1 wherein the conductive diffusion barrier material comprises a metal compound.
4. The local interconnect of claim 1 wherein the first and second nodes comprise conductively doped semiconductive material regions.
5. The local interconnect of claim 1 wherein the first and second nodes comprise conductively doped semiconductive material regions of different conductivity type.
6. The local interconnect of claim 1 wherein the first node is a first transistor gate and the second node is a source/drain region of a second transistor gate.
7. The local interconnect of claim 1 wherein the local interconnect is that of an sram cell.
8. The local interconnect of claim 1 wherein the conductive diffusion barrier material is received over all of the first conductivity type material outermost surface.
10. The local interconnect of claim 9 wherein the conductive diffusion barrier material is received intermediate the second conductivity type material and the third node.
11. The local interconnect of claim 9 wherein the local interconnect is that of an sram cell.
12. The local interconnect of claim 13 wherein the conductive diffusion barrier material is received over all of the first conductivity type material outermost surface.
14. The local interconnect of claim 13 wherein the conductive diffusion barrier material is received intermediate the second conductivity type material and the third node.
15. The local interconnect of claim 13 wherein the conductive diffusion barrier material is received over all of the first conductivity type material outermost surface.
17. The integrated circuitry of claim 16 wherein the second conductive contacts comprise the conductive diffusion barrier layer material which is received intermediate the second conductivity type material and the peripheral circuitry second conductivity type nodes.
18. The integrated circuitry of claim 16 wherein the sram cell is a six transistor sram cell.
20. The local interconnect of claim 19 wherein the conductive diffusion barrier material is received intermediate the second conductivity type material and the second node.
21. The local interconnect of claim 19 wherein the first and second nodes comprise conductively doped semiconductive material regions of different conductivity type.
22. The local interconnect of claim 19 wherein the first node is a first transistor gate and the second node is a source/drain region of a second transistor gate.
23. The local interconnect of claim 19 wherein the local interconnect is that of an sram cell.
25. The local interconnect of claim 24 wherein the at least a portion of the one overlies all of the other.
26. The local interconnect of claim 24 wherein only a portion of the one overlies all of the other.
27. The local interconnect of claim 24 wherein the first and second nodes comprise conductively doped semiconductive material regions of different conductivity type.
28. The local interconnect of claim 24 wherein the first node is a first transistor gate and the second node is a source/drain region of a second transistor gate.
29. The local interconnect of claim 24 wherein the local interconnect is that of an sram cell.
31. The local interconnect of claim 30 wherein the first and second nodes comprise conductively doped semiconductive material regions of different conductivity type.
32. The local interconnect of claim 30 wherein the first node is a first transistor gate and the second node is a source/drain region of a second transistor gate.
33. The local interconnect of claim 30 wherein the local interconnect is that of an sram cell.
35. The local interconnect of claim 34 wherein each edge of the pair is angled from vertical.
36. The local interconnect of claim 34 wherein the first and second nodes comprise conductively doped semiconductive material regions of different conductivity type.
37. The local interconnect of claim 34 wherein the first node is a first transistor gate and the second node is a source/drain region of a second transistor gate.
38. The local interconnect of claim 34 wherein the local interconnect is that of an sram cell.

This patent resulted from a divisional application of U.S. patent application Ser. No. 09/737,919, filed on Dec. 14, 2000.

This invention relates to local interconnects and SRAM local interconnects including methods of manufacture thereof, and to methods of fabricating integrated circuitry comprising an SRAM cell having a local interconnect and having circuitry peripheral to the SRAM cell, and to methods of forming contact plugs, including by way of example only in embedded memory, SRAM peripheral circuitry, DRAM cell and peripheral circuitry, and logic circuitry.

The reduction in memory cell and other circuit size in high density dynamic random access memories (DRAMs) and other circuitry is a continuing goal in semiconductor fabrication. Implementing electric circuits involves connecting isolated devices through specific electric paths. When fabricating silicon and other semiconductive materials into integrated circuits, conductive devices built into semiconductive substrates typically need to be isolated from one another. Such isolation typically occurs in the form of either trench and refill field isolation regions or LOCOS grown field oxide.

Conductive lines, for example transistor gate lines, are formed over bulk semiconductor substrates. Some lines run globally over large areas of the semiconductor substrate. Others are much shorter and associated with very small portions of the integrated circuitry. Traditional local interconnects are formed using processing which includes chemical mechanical polishing of tungsten or other metals, and silicide processing. This invention was principally motivated in making processing improvements in the fabrication of local interconnects, and particularly in the fabrication of SRAM circuitry local interconnects and embedded technologies, although the invention is not so limited.

The invention includes local interconnects and SRAM local interconnects including methods of manufacture thereof, and methods of fabricating integrated circuitry comprising an SRAM cell having a local interconnect and having circuitry peripheral to the SRAM cell, and methods of forming contact plugs. In one implementation, a substrate is provided which has at least two nodes to be electrically connected. A first conductivity type semiconductive material is formed over and in electrical connection with one of the nodes. A conductive diffusion barrier material is formed over and in electrical connection with the first conductivity type semiconductive material. A second conductivity type semiconductive material is formed over and in electrical connection with the first conductivity type semiconductive material through the conductive diffusion barrier material, and over and in electrical connection with another of the nodes. The first conductivity type semiconductive material, the conductive diffusion barrier material, and the second conductivity type semiconductive material are formed into a local interconnect electrically connecting the one node and the another node. Local interconnects fabricated by this and other methods within and beyond this document are also contemplated.

In one implementation, a method of forming contact plugs includes providing a substrate having a plurality of first conductivity type nodes and a plurality of second conductivity type nodes. An insulative layer is provided over the substrate. First contact openings are formed through the insulative layer to the first conductivity type nodes. A first conductivity type semiconductive material is formed within the first contact openings in electrical connection with the first conductivity type nodes. Second contact openings are formed through the insulative layer to the second conductivity type nodes. A conductive diffusion barrier material is formed within the second contact openings in electrical connection with the second conductivity type nodes and in electrical connection with the first conductivity type semiconductive material received within the first contact openings. A second conductivity type semiconductive material is formed within the second contact openings in electrical connection with the second conductivity type nodes through the conductive diffusion barrier material, and over and in electrical connection with the first conductivity type semiconductive material through the conductive diffusion barrier material within the first contact openings over the first conductivity type nodes.

Preferred embodiments of the invention are described below with reference to the following accompanying drawings.

FIG. 1 is a schematic view of an SRAM cell in accordance with an aspect of the invention.

FIG. 2 is a diagrammatic top plan view of one implementation of circuitry layout of the FIG. 1 schematic on a semiconductor wafer fragment.

FIG. 3 is a diagrammatic fragmentary sectional view of a semiconductor wafer fragment at one processing step in accordance with but one aspect of the invention, and towards fabrication of the FIG. 2 circuitry layout.

FIG. 4 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 3.

FIG. 5 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 4.

FIG. 6 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 5.

FIG. 7 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 6.

FIG. 8 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 7.

FIG. 9 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 8.

FIG. 10 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 9.

FIG. 11 is a view of the FIG. 3 wafer fragment at a processing step subsequent to that depicted by FIG. 10.

FIG. 12 is a view of the FIG. 3 wafer fragment at an alternate processing step to that depicted by FIG. 7.

FIG. 13 is a view of the FIG. 12 wafer fragment at a processing step subsequent to that depicted by FIG. 12.

This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws "to promote the progress of science and useful arts" (Article 1, Section 8).

The invention is shown and described with respect to but one preferred embodiment in fabrication of integrated circuitry comprising an SRAM cell having a local interconnect and having circuitry peripheral to the SRAM cell. The invention is of course not so limited. Referring initially to FIGS. 1-3, a semiconductor wafer fragment is indicated generally with reference numeral 10, including a bulk monocrystalline silicon substrate 11. In the context of this document, the term "semiconductor substrate" or "semiconductive substrate" is defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term "substrate" refers to any supporting structure, including, but not limited to, the semiconductive substrates described above. Also in the context of this document, the term "layer" encompasses both the singular and the plural. Substrate 10 comprises n-well regions 12 and p-well regions 14, and shallow trench oxide isolation regions 16 therebetween (FIG. 3). The left illustrated portion of FIG. 3 comprises that portion within which the circuitry of FIGS. 1 and 2 is being fabricated, the positional section cut in FIG. 3 largely corresponding to line A--A in FIG. 2. The right illustrated portion of FIG. 3 will comprise circuitry peripheral to that of the SRAM cell or embedded DRAM or other array being fabricated.

Integrated circuitry in accordance with one embodiment of the present invention comprises a static read/write memory cell 18 such as is typically used in high-density SRAMs and embedded DRAM/SRAM memories. A static memory cell is characterized by operation in one of two mutually-exclusive and self-maintaining operating states. Each operating state defines one of the two possible binary bit values, zero or one. A static memory cell typically has an output which reflects the operating state of the memory cell. Such an output produces a "high" voltage to indicate a "set" operating state. The memory cell output produces a "low" voltage to indicate a "reset" operating state. A low or reset output voltage usually represents a binary value of zero, while a high or set output voltage represents a binary value of one. Our 8 U.S. Pat. No. 6,100,185 listing Jeff Yongjun Hu as the inventor, and which issued on Aug. 8, 2000, describes exemplary SRAM circuitry operation and design, and is hereby incorporated by reference. Such shows complementary circuit components and nodes to the Vcc, Vss, B11, B12, WL, T1n, T2n, T3p, T4p, T5n, T6n, LI1, LI2, Naa1, Naa2, Paa1, EC1 and EC2 components and nodes shown herein. The preferred left illustrated gate extension over region 16 has an exposed illustrated silicide region, while the right illustrated gate extension is capped with an insulative material, in the illustrated cross section.

Substrate 10 can be considered as having at least first, second and third nodes of an SRAM cell to be electrically interconnected. For example, Naa1 is a source/drain region of a first conductivity type, here n-type, of a first transistor T2n of the SRAM cell. EC2 can be considered as a second node of the SRAM cell constituting a gate of a second transistor, for example either T1n or T3p. Source/drain region Paa1 can be considered as a third node which is a source/drain region of a second conductivity type, here p-type, of a third transistor T4p of the SRAM cell. Naa2 constitutes another node which will be electrically interconnected in the depicted cross-section of what will constitute local interconnect LI2. Substrate 10 also includes a plurality of peripheral circuitry first conductivity type nodes and a plurality of peripheral circuitry second conductivity type nodes, with one first conductivity type node 30 and one second conductivity type node 31 being illustrated in the right portion of FIG. 3. Accordingly, in the depicted embodiment, nodes Naa1, Naa2 and Paa1 comprise conductively doped semiconductive material regions, with Paa1 being of different conductivity type than Naa1 and Naa2.

Referring to FIG. 4, an insulative layer 32 is provided over the substrate. Such preferably comprises an oxide material, such as borophosphosilicate glass, deposited and planarized to an exemplary thickness of about 8,000 Angstroms.

Referring to FIG. 5, and in a first common masking step, a first local interconnect opening 36 is formed into insulative layer 32 to nodes EC2, Naa1 and Naa2; and first contact openings 38 are formed to peripheral circuitry first conductivity type nodes 30. Such processing is preferably conducted by a photoresist masking step followed by anisotropic dry etching of insulating material 32. Referring to FIGS. 2 and 5, first local interconnect opening 36 has an outline which forms only a portion of a total outline of the local interconnect LI2 being fabricated in the illustrated depictions. The dashed outline 36 has been enlarged in FIG. 2 for clarity of illustration. Referring to FIG. 6, first conductivity type semiconductive material 40 is formed within first local interconnect opening 36 in electrical connection with nodes EC2, Naa1 and Naa2, and within peripheral circuitry first contact openings 38 in electrical connection with peripheral circuitry first conductivity type nodes 30 An example and preferred material in the depicted embodiment is in situ n-type conductively doped polysilicon deposited by chemical vapor deposition and planarized back by chemical-mechanical- polishing, or other techniques. Other previously deposited intervening conductive layer materials might also be provided, but are not necessarily preferred. The invention also contemplates in certain claimed embodiments that the first conductive material 40 is not necessarily conductively doped semiconductive material, with (by way of example only) metals and metal compounds being contemplated in some of the accompanying claims where "conductive material" is recited. Where first conductivity type semiconductive material is utilized as the conductive material, the above and depicted processing to this point provides but one example of forming a first conductivity type semiconductive material over and in electrical connection with any one of the depicted nodes EC2, Naa1 and Naa2. Any alternate processing is contemplated in accordance with the literal wording of the respective claims and without interpretive or other reference to the specification.

Referring to FIG. 7, first conductivity material 40 is recessed within first local interconnect opening 36 and within first contact openings 38. Such recessing preferably is conducted by chemical etching and in a manner substantially selective to insulative material 32. An exemplary recess depth is about 3,000 Angstroms.

Referring to FIG. 8, and in a second common masking step, a second local interconnect opening 37 is formed into insulative layer 32 to node Paa1, and second contact openings 44 to peripheral circuitry second conductivity type nodes 31 are formed. The preferred method for conducting the same is by the illustrated exemplary photoresist layer 45 deposition and patterning to form the illustrated opening therethrough, followed by anisotropic etching to form the depicted openings 37 and 44. Second local interconnect opening 37 overlaps with first local interconnect opening 36, with first interconnect opening 38 and second interconnect opening 37 together defining the total outline LI2 of the local interconnect being fabricated.

Referring to FIG. 9, the masking layer has been removed and a conductive diffusion barrier material 46 is formed over (preferably "on" or contacting as shown) and in electrical connection with first conductivity type semiconductive material 40 received within first local interconnect opening 36 and within peripheral circuitry first contact openings 38. Further in the depicted embodiment, conductive diffusion barrier material 46 is received within second local interconnect opening 37 in electrical connection with node Paa1 and within peripheral circuitry second contact openings 44 in electrical connection with peripheral circuitry second conductivity type nodes 31. Example and preferred conductive diffusion barrier materials include metals and metal compounds, such as titanium and titanium nitride alone or in combination, deposited to an exemplary thickness range of from about 100 Angstroms to about 400 Angstroms. By way of alternate example only, other possible materials include WN, TiSix and CoSiX. Alternately, but less preferred, conductive diffusion barrier material 46 could be deposited immediately after the processing depicted by FIG. 7.

Referring to FIG. 10, a second conductivity type semiconductive material 48 is formed within second local interconnect opening 37 and within peripheral circuitry first contact openings 38 over and in electrical connection with the respective first conductivity type semiconductive material 40 received therewithin through conductive diffusion barrier material 46, and within peripheral circuitry second contact openings 44 over an in electrical connection with the respective peripheral circuitry second conductivity type nodes 31 through conductive diffusion barrier material 46. An example and preferred material is p-type conductively doped polysilicon, in conjunction with the illustrated and described embodiment. Preferably in such instance, conductive diffusion barrier material 46 prevents diode formation between regions 48 and 40. In conjunction with some claimed embodiments, material 48 might constitute a second conductive material which is not conductively doped semiconductive material, with various metal and metal compounds being examples. In some such embodiments, conductive diffusion barrier layer 46 can be considered and might simply constitute some third conductive material different from the first and second conductive materials which is provided intermediate therebetween, and independent of diffusion barrier properties and/or diode prevention properties.

Referring to FIG. 11, layers 48 and 46 are subjected to a suitable planarizing step, such as chemical-mechanical polishing or isotropic etch back, thereby forming the respective conductive materials into a local interconnect LI2 and into contact plugs 50 and 52. Thereby, the illustrated conductive materials are isolated from one another, at least in the illustrated cross section. Rapid thermal annealing is then preferably conducted, as is conventional. Such provides but one example of forming the various materials into a local interconnect LI2 and includes in only the preferred embodiment forming the first and second conductive materials, preferably first and second type semiconductive materials, within insulative material openings which collectively define a total outline of the local interconnect being fabricated. The invention also contemplates fabrication of contact plugs independent of local interconnect fabrication.

The preferred embodiment depiction with respect to SRAM circuitry local interconnect fabrication is with respect to a six transistor SRAM cell, although other SRAM cells are contemplated, as well as any local interconnect independent of SRAM circuitry.

By way of example only, FIGS. 12 and 13 illustrate exemplary alternate preferred processing occurring starting immediately subsequently to that depicted by FIG. 6. FIG. 7 illustrates preferred recess etching of first conductivity type semiconductive material 40 within the respective openings. FIG. 12 alternately depicts an exemplary embodiment 10a. Like numerals from the first embodiment are utilized where appropriate, with differences being indicated by the suffix "a" or with different numerals. An insulative layer 60 is formed over the substrate, for example BPSG, as shown in FIG. 12.

Referring to FIG. 13, insulative layer 60 has been patterned to form second local interconnect opening 37a and second contact openings 44a therethrough, and through lower insulative layer 32. Such provides in the preferred embodiment, an alternate effective way of providing a recess of first type semiconductive material 40 relative to an outer surface of an insulative layer. Alternately, of course, processing might occur without any effective recessing, with the invention only being limited by the accompanying claims appropriately interpreted with the doctrine of equivalents.

The invention also contemplates local interconnects, including SRAM local interconnects and other integrated circuitry independent of the method of fabrication, whether disclosed herein, existing in the present state of the art, or yet-to-be developed.

In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.

Violette, Michael P., Abbott, Todd R., Dennison, Charles H.

Patent Priority Assignee Title
6727168, Oct 24 2001 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of forming local interconnects
6911702, Oct 24 2001 Micron Technology, Inc. Integrated circuitry
8320181, Aug 25 2009 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT 3D memory devices decoding and routing systems and methods
Patent Priority Assignee Title
5055427, Dec 02 1987 GLOBALFOUNDRIES Inc Process of forming self-aligned interconnects for semiconductor devices
5283203, Feb 28 1992 Texas Instruments Incorporated; Texas Instruments Incorporated, a Delaware corporation Self-aligned contact process for complementary field-effect integrated circuits
5489546, May 24 1995 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of forming CMOS devices using independent thickness spacers in a split-polysilicon DRAM process
5571733, May 12 1995 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of forming CMOS integrated circuitry
5665629, Aug 11 1995 International Business Machines Corporation Four transistor SRAM process
5831899, Apr 07 1997 Integrated Device Technology, Inc. Local interconnect structure and process for six-transistor SRAM cell
5866451, May 28 1996 Taiwan Semiconductor Manufacturing Company Ltd Method of making a semiconductor device having 4t sram and mixed-mode capacitor in logic
6051881, Dec 05 1997 Advanced Micro Devices Forming local interconnects in integrated circuits
6100185, Aug 14 1998 Micron Technology, Inc. Semiconductor processing method of forming a high purity <200> grain orientation tin layer and semiconductor processing method of forming a conductive interconnect line
6121129, Jan 15 1997 International Business Machines Corporation Method of contact structure formation
6223432, Mar 17 1999 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of forming dual conductive plugs
//////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Aug 21 2001Micron Technology, Inc.(assignment on the face of the patent)
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTCORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST 0430790001 pdf
Apr 26 2016Micron Technology, IncMORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0389540001 pdf
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0386690001 pdf
Jun 29 2018U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0472430001 pdf
Jul 03 2018MICRON SEMICONDUCTOR PRODUCTS, INC JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 03 2018Micron Technology, IncJPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMICRON SEMICONDUCTOR PRODUCTS, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0509370001 pdf
Date Maintenance Fee Events
Sep 10 2002ASPN: Payor Number Assigned.
Oct 07 2005M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Sep 30 2009M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Oct 02 2013M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Apr 30 20054 years fee payment window open
Oct 30 20056 months grace period start (w surcharge)
Apr 30 2006patent expiry (for year 4)
Apr 30 20082 years to revive unintentionally abandoned end. (for year 4)
Apr 30 20098 years fee payment window open
Oct 30 20096 months grace period start (w surcharge)
Apr 30 2010patent expiry (for year 8)
Apr 30 20122 years to revive unintentionally abandoned end. (for year 8)
Apr 30 201312 years fee payment window open
Oct 30 20136 months grace period start (w surcharge)
Apr 30 2014patent expiry (for year 12)
Apr 30 20162 years to revive unintentionally abandoned end. (for year 12)