A current-sense circuit provides a fast and precise measure of current through a switch with the sensing circuit being protected from a high-voltage across the switch and from large transient currents through the switch when the switch is first closed. The sensed load current is connected through a first conductive path including the current switch and through a second conductive path for passing a scaled portion of the current and a scaled bias current. An output circuit is responsive to a generated voltage in the second conductive path and the bias current for producing a measure of the sensed current. The second conductive path includes a voltage divider with the generated voltage taken at the common node. The output circuit includes a third field effect transistor with the generated voltage applied across the third field effect transistor and with the second and third field effect transistors having the same gate voltage applied thereto for equal currents through the transistors. The output circuit further includes two transistors including a first transistor for applying a current through the third field effect transistor and a second transistor providing an equal current as a first output of the current-sense circuit which is a sum of the bias current and a scaled version of the sensed current. A current source provides a scaled bias current as a second output, and a differential amplifier can be used for subtracting a value of the second output from a value of the first output and providing a measure of the sensed current.
|
1. A circuit for sensing load current comprising:
a) a first conductive path for passing a first portion of load current, b) a second conductive path for passing a second portion of the load current and a scaled bias current, and c) an output circuit responsive to a generated voltage from the second portion of the load current and the scaled bias current in the second conductive path for producing a measure of the load current.
21. A method of sensing load current comprising:
providing first, second and third transistors, the third transistor being larger than the first and second transistors; coupling the third transistor between a power supply terminal and a load line; coupling the first and second transistors in series, the first transistor being coupled to the power supply terminal and the second transistor being coupled to a load line holding the first transistor on; turning the second and third transistors on and off to turn current in the load line on and off; and, mirroring the current through the first transistor to a load current sense output circuit to provide a load current sense output responsive to the current in the load line.
16. A load current sensing circuit comprising:
first, second and third transistors, each having first and second terminals and a control terminal, the current flow between the first and second terminals being responsive to the voltage between the control terminal and the first terminal; the first terminals of the first and third transistors being coupled to a power supply terminal, the second terminal of first transistor being coupled to the first terminal of the second transistor and defining a node, and the second terminal of the second and third transistors being coupled to a load line; the control terminal of the first transistor being coupled to a voltage to turn the first transistor on during operation of the circuit; the control terminals of the second and third transistors being coupled together to turn the second and third transistors on and off; and, current mirror circuitry mirroring the current through the first transistor to provide an output responsive to the current in the load line.
2. The circuit as defined by
3. The circuit as defined by
4. The circuit as defined by
5. The circuit as defined by
6. The circuit as defined by
7. The circuit as defined by
8. The circuit as defined by
9. The circuit as defined by
10. The circuit as defined by
11. The circuit as defined by
12. The circuit as defined by
13. The circuit as defined by
14. The circuit as defined by
15. The circuit as defined by
17. The load current sensing circuit of
18. The load current sensing circuit of
19. The load current sensing circuit of
20. The load current sensing circuit of
22. The method of
|
This invention relates generally to current-sense circuitry, and more particularly the invention relates to circuitry for sensing current through a high-voltage/high current switch.
Current-sensing is important for circuits operating at high-voltage or which have high currents to prevent overloading of the circuit. One such circuit is a switching DC-to-DC converter which uses current mode control. A decision to turn off the power switch can depend on the level of current flowing through the switch.
A circuit in accordance with the present invention allows fast and precise sensing of a current, even if a high-voltage is present when the switch is off or a spurious high current is present upon conduction of the switch.
Briefly, a circuit for sensing a load current comprises a first conductive path (e.g. switch) for passing a first portion of the current, a second conductive path for passing a second portion of a current and a scaled bias current, and an output circuit responsive to a generated voltage in the second conductive path and the bias current for producing a measure of the sensed current.
In a preferred embodiment the first conductive path comprises a load current switch and the second conductive path comprises a voltage divider including two serially connected field effect transistors having a common node. The output circuit includes a third field effect transistor with the generated voltage at the common node applied across the third field effect transistor. The second field effect transistor and the third field effect transistor have the same gate voltage applied thereto, thus the current through the two transistors are equal. Two transistors are provided in the output circuit including a first transistor for applying a current through the third field effect transistor and the second transistor providing an equal current as a first output. The current in the first transistor is a sample of the bias current and a scaled value of the sensed current. A current source can be provided for providing a scaled bias current as a second output, and means such as a differential amplifier receives a voltage derived from the first and second outputs and provides a measure of the sensed load current.
The invention and objects and features thereof will be more readily apparent from the following detailed description and appended claims when taken with the drawing.
A first current source 32 is connected to node 28 along with a second current source 34 which is connected through bipolar transistor 36 to node 28. A third current source 38 is connected through bipolar transistor 40 and field effect transistor 42 to circuit ground. The gate of transistor 42 is connected to voltage line 30, and the bias on the base of transistor 40 is taken at common terminal 28 through bipolar transistor 36. Transistor 44 connected between voltage line 30 and the common node of transistors 40, 42 provides current through transistor 42 to ground along with current from current source 38. Transistor 46 is identical to transistor 44 and both transistors are connected to the voltage line 30 and have a gate connection to current source 38. Transistor 46 and current source 48 provide two outputs from the sense-circuitry including a bias current (IBIAS) and the bias current (IBIAS) added to a scaled value of the switched load current. Thus, as will be described, by subtracting voltages derived from the two outputs, a value of the scaled load current is obtained.
When the PDR control signal on line 22 turns switch 20 on, transistors 20, 24, 26 and 42 can be simplified to resistors as long as they are operating deep in the triode region. Transistors 24, 26 and 42 can be approximated as equal resistors. The resistance of transistor 20 will usually be scaled down by a factor N compared to the resistance of transistor 24. Node 28 is half the voltage on the load line 10 since transistors 24 and 26 are approximately equal. The emitter of bipolar transistor 36 senses the voltage on node 28, and transistor 40 impresses the same voltage across the drain of transistor 42 through the servo loop of transistor 40, current source 38, and transistor 44. Since transistor 42 has the same voltage at its drain as the drain on transistor 26 and both transistors have gates connected to voltage line 30, the two transistors must have the same drain current. Therefore, transistor 40 and transistor 44 must be supplying the same current through transistor 42 as transistor 24, current source 32, and transistor 36 are providing through transistor 26.
The bias currents 34 and 38 keep bipolar transistors 36 and 40 biased at the current, IBIAS. Bias current source 32 provides a current of 3I BIAS which is needed to compensate for the bias current IBIAS through transistor 44.
The circuit can be analyzed and the output currents determined by examining two cases: 1) IBIAS=0 and ILOAD>0 and 2) IBIAS>0 and ILOAD=0. The results can be superimposed, and the currents through transistors 44 and 46 can be found to be approximately IBIAS+ILOAD/(2N+1). Transistor 46 provides its current as the first output of the current-sense circuit. An additional bias current source 48 of value IBIAS is provided as a second output to be used to cancel the current IBIAS in the first output current.
In practice, a huge displacement current can flow through switch 20 immediately after the switch is turned on. A huge displacement current can provide a false reading if it is allowed to appear at the output of the current-sense circuit.
Current-sense circuit in accordance with the invention provides for fast and precise sensing of a current through a high current switch while the sense circuitry is protected when a high-voltage appears across the switch and prevents false readings from transient large currents when the load switch is first closed. While the invention has been described with reference to specific embodiments, the description is illustrative of the invention and is not to be construed as limiting the invention. Various modifications and applications may occur to those skilled in the art without departing from the true spirit and scope of the invention as defined by the appended claims.
Patent | Priority | Assignee | Title |
11728731, | May 09 2020 | Intel Corporation | Accurate load current sensing apparatus and method |
6727757, | Jan 02 2003 | Texas Instruments Incoporated | Biasing circuit for transconductors |
6791368, | Jan 08 2003 | GLOBAL MIXED-MODE TECHNOLOGY INC | Current sensing circuit and method of a high-speed driving stage |
Patent | Priority | Assignee | Title |
4553084, | Apr 02 1984 | Semiconductor Components Industries, LLC | Current sensing circuit |
4820968, | Jul 27 1988 | Intersil Corporation | Compensated current sensing circuit |
5008586, | Jan 29 1988 | Hitachi, Ltd. | Solid state current sensing circuit and protection circuit |
5079456, | Nov 05 1990 | MOTOROLA, INC , A CORP OF DE | Current monitoring and/or regulation for sense FET's |
5113089, | Sep 20 1989 | Kabushiki Kaisha Toshiba | Current sensing circuit |
5488324, | May 08 1991 | Fujitsu Limited; Fujitsu VLSI Limited | Detection circuit for detecting a state of a control system with improved accuracy |
5635823, | Oct 06 1994 | Kabushiki Kaisha Toshiba | Current detector circuit |
5646520, | Jun 28 1994 | National Semiconductor Corporation | Methods and apparatus for sensing currents |
5650737, | Oct 12 1994 | U.S. Philips Corporation | Protected switch |
5670867, | Jul 26 1995 | Renesas Electronics Corporation | Current sensing circuit |
5796278, | Apr 26 1996 | Delphi Technologies Inc | Circuitry for controlling load current |
5867014, | Nov 20 1997 | Fairchild Semiconductor Corporation | Current sense circuit having multiple pilot and reference transistors |
5917319, | Jun 28 1994 | National Semiconductor Corporation | Methods and apparatus for sensing currents |
6166530, | Feb 11 2000 | Advanced Analogic Technologies, Inc. | Current-Limited switch with fast transient response |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 10 2000 | KOO, RONALD B | Maxim Integrated Products, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011302 | /0389 | |
Nov 14 2000 | Maxim Integrated Products, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 07 2005 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Nov 10 2005 | ASPN: Payor Number Assigned. |
May 08 2006 | ASPN: Payor Number Assigned. |
May 08 2006 | RMPN: Payer Number De-assigned. |
May 12 2009 | RMPN: Payer Number De-assigned. |
May 12 2009 | ASPN: Payor Number Assigned. |
Dec 14 2009 | REM: Maintenance Fee Reminder Mailed. |
Apr 19 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 19 2010 | M1555: 7.5 yr surcharge - late pmt w/in 6 mo, Large Entity. |
Oct 31 2013 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 07 2005 | 4 years fee payment window open |
Nov 07 2005 | 6 months grace period start (w surcharge) |
May 07 2006 | patent expiry (for year 4) |
May 07 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 07 2009 | 8 years fee payment window open |
Nov 07 2009 | 6 months grace period start (w surcharge) |
May 07 2010 | patent expiry (for year 8) |
May 07 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 07 2013 | 12 years fee payment window open |
Nov 07 2013 | 6 months grace period start (w surcharge) |
May 07 2014 | patent expiry (for year 12) |
May 07 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |