A circuit to detect when an accelerated graphics port master device terminates a sideband bus data transfer operation The circuit includes a first register to cyclically generate a predetermined sequence of output signals at a rate determined by a first clock signal, a second register to cyclically generate the predetermined sequence of output signals at a rate determined by a second clock signal (each output signal of the second register having a corresponding first register output signal), and a detector to detect a mismatch between an output signal from the second register and a corresponding output signal from the first register.

Patent
   6418502
Priority
Jun 03 1999
Filed
Jun 03 1999
Issued
Jul 09 2002
Expiry
Jun 03 2019
Assg.orig
Entity
Large
4
2
all paid
1. A circuit to detect when an accelerated graphics port master device terminates a sideband bus data transfer operation, comprising:
a first register to cyclically generate a predetermined sequence of output signals at a rate determined by a first clock signal;
a second register to cyclically generate the predetermined sequence of output signals at a rate determined by a second clock signal, each output signal of the second register having a corresponding first register output signal; and
a detector to detect a mismatch between an output signal from the second register and a corresponding output signal from the first register.
17. A computer system, comprising:
a processor;
a computer system bus;
memory; and
a bridge circuit having a processor interface coupled to the processor, a bus interface coupled to the computer system bus, a memory interface coupled to the memory, and a graphics port adapted to couple to a graphics device, the graphics port including:
a synchronization detection means for detecting when the graphics device generates a synchronization signal,
a first counter means for cyclically generating a predetermined sequence of output signals at a rate determined by a first clock signal, the first counter means enabled by the synchronization detection means following detection of the synchronization signal,
a second counter means for cyclically generating the predetermined sequence of output signals based on a strobe clock signal, each second counter means output signal having a corresponding first counter means output signal, and
a mismatch detector means for detecting a mismatch between the first counter means output signals and the second counter means output signals.
2. The circuit of claim 1, further comprising a first register start circuit adapted to enable the first register following reception of a synchronization event signal from an accelerated graphics port master device.
3. The circuit of claim 2, wherein the first register start circuit is adapted to enable the first register approximately two accelerated graphics port clock periods following reception of the synchronization event signal.
4. The circuit of claim 1, further comprising a second register start circuit adapted enable the second register when an accelerated graphics port sideband strobe signal is received from an accelerated graphics port master device.
5. The circuit of claim 4, wherein the second register start circuit is adapted to enable the second register in accordance with the sideband strobe signal if the sideband strobe signal comprises a 2× sideband strobe signal.
6. The circuit of claim 4, wherein the second register start circuit is adapted to enable the second register at half the rate of the sideband strobe signal if the sideband strobe signal comprises a 4× sideband strobe signal.
7. The circuit of claim 1, further comprising an output circuit to generate a transfer termination signal when the detector detects a mismatch between corresponding output signals from the first and second registers.
8. The circuit of claim 7, further comprising a synchronization circuit to continue driving the first register following generation of the transfer termination signal until the output signals from the first register match the output signals from the second register.
9. The circuit of claim 7, wherein the output circuit comprises a single-bit storage element.
10. The circuit of claim 1 wherein the first and second registers comprise:
a plurality of single-bit registers, wherein each single-bit register provides a single output signal; and
an end-around shift register adapted to modify only one of the plurality of single-bit registers during any one clock cycle.
11. The circuit of claim 10, wherein the end-around shift register is adapted to enable a first single-bit register and disable all other single-bit registers when reset.
12. The circuit of claim 10, wherein the first register and the second register are adapted to generate a gray-scale output sequence.
13. The circuit of claim 1, wherein the detector comprises a plurality of comparators, each comparator adapted to compare one output signal from the first register with the corresponding output signal from the second register.
14. The circuit of claim 13, wherein the detector comprises a selector to cyclically select which first register output signal and corresponding second register output signal are used to determine if a mismatch exists.
15. The circuit of claim 1, wherein the first clock signal comprises an accelerated graphics port clock signal and the second clock signal comprises an accelerated graphics port sideband strobe signal.
16. A computer system bridge circuit comprising the circuit of claim 1.
18. The computer system of claim 17, wherein the synchronization detection means is adapted to enable the first counter means approximately two accelerated graphics port clock periods following reception of the synchronization signal.
19. The computer system of claim 17, further comprising a second counter means start circuit adapted enable the second counter means when the strobe clock signal is received from the graphics device.
20. The computer system of claim 19, wherein the second counter means start circuit is adapted to enable the second counter means in accordance with the strobe clock signal if the strobe clock signal comprises a 2× strobe clock signal.
21. The computer system of claim 19, wherein the second counter means start circuit is adapted to enable the second counter means at half the rate of the strobe clock signal if the strobe clock signal comprises a 4× strobe clock signal.
22. The computer system of claim 17, wherein the bridge circuit further comprises an output circuit to generate a transfer termination signal when the detector means detects a mismatch between corresponding output signals from the first and second counter means.
23. The computer system of claim 22, wherein the synchronization detection means is further adapted to continue driving the first counter means following generation of the transfer termination signal until the output signals from the first counter means match the output signals from the second counter means.
24. The computer system of claim 17 wherein the first and second counter means comprise:
a plurality of single-bit registers, wherein each single-bit register provides a single output signal; and
an end-around shift register adapted to modify only one of the plurality of single-bit registers during any one clock cycle.
25. The computer system of claim 24, wherein the first counter means and the second counter means are adapted to generate a gray-scale output sequence.
26. The computer system of claim 17, wherein the mismatch detector means comprises a plurality of comparators, each comparator adapted to compare one output signal from the first counter means with the corresponding output signal from the second counter means.
27. The computer system of claim 26, wherein the bridge circuit further comprises a selector means to cyclically select which first counter means output signal and corresponding second counter means output signal are used to determine if a mismatch exists.

The invention relates generally to computer system data transfer operations and, more particularly, to the detection of a data transfer termination action.

Graphics capable computer systems may be characterized by their ability to rapidly generate and manipulate graphical images. In general, graphical rendering performance improves with increased memory availability (i.e., quantity) and bandwidth (i.e., access speed). As three dimensional rendering hardware and software become more pervasive, the need for larger faster memories will likely accelerate. One approach to meeting the memory requirements of graphical processing computer systems is through the use of a special purpose memory interface. For example, the Accelerated Graphics Port (AGP) specification from Intel Corporation defines a component level interface to facilitate the use of computer system memory during graphical processing operations. (See the "Accelerated Graphics Port Interface Specification," Revision 2.0, 1998.)

One feature of the AGP interface is that it provides three data transfer rates: 1×, 2×, and 4×. In the 1× transfer mode, a master device may transfer data transfer requests to a target device at a clocking frequency of 66 MHz--corresponding to the operational speed of a standard 66 MHz PCI-type bus. (See the "PCI Local Bus Specification," Revision 2.2, 1999; available from the PCI Special Interest Group.) In the 2× transfer mode, master to target data requests are transferred at a clocking frequency of 133 MHz, and in the 4× transfer mode, data requests transfer operations occur at a clocking frequency of 266 MHz. 2× and 4× transfer modes are realized through the use of "sideband" signals. For example, the sideband address (SBA) bus and associated sideband strobe signals may be used to enqueue AGP commands from an AGP master to an AGP target. In a typical implementation, an AGP master is a plug-in card and an AGP target is integrated within the processor-to-PCI bus bridge circuit.

Referring to FIG. 1, in accordance with the current AGP specification, AGP master 100 may transfer data requests to AGP target 102 via SBA bus 104 under control of master driven strobe signals 106. In addition, the AGP specification defines AGP clock signal 108 as the fundamental control clock for an AGP interface. AGP clock 108 is used to transfer data requests on SBA bus 104 in the 1× mode. When in either the 2× or 4× transfer modes, SBA bus 104 operates at two different data rates in a time multiplexed fashion: 66 MHz and 133 MHz in the 2× mode; 66 MHz and 266 MHz in the 4× mode. The low-speed (66 MHz) rate is used by AGP master 100 to initiate a synchronization event by driving SBA bus 104 with a 0×FE value. Two AGP clock cycles later, master 100 begins strobing data (via strobe signal 106) into AGP target 102 at one of the high-speed rates, 133 MHz or 266 MHz. Thereafter, AGP master 100 may continuously transfer data (i.e., data requests) to AGP target 102. Prior to terminating its transfer operation, AGP master 100 is required to drive SBA bus 104 with a NOP pattern for a minimum of four AGP clock cycles. (While a master is required to transmit at least four NOPs prior to terminating a transfer operation, such an action does not guarantee termination--master 100 may resume transferring data even after it transmits the required NOPs.) If AGP master 100 does terminate its data transfer operation, it is required to drive strobe signal 106 to a specified state (high, for example) for a minimum of eight AGP clock cycles. Only then may master 100 initiate another synchronization event.

At least two factors complicate the ability of AGP target 102 to determine when a SBA bus data transfer operation has been terminated by master 100. First, AGP master 100 may resume transferring data even after transmitting four or more NOPs. Thus, target 102 may not use the presence of the required NOPs to detect the end of a data transfer operation. Second, the state of SBA port signals (e.g., SBA bus 104 and strobe signal 106) are undefined relative to AGP clock 108 during SBA bus data transfer operations. Thus, the AGP clock may not be used by target 102 to directly sample the state of strobe signal 106 to detect the end of a data transfer operation. Without the ability to reliably detect when a SBA bus data transfer operation has stopped, target device 102 may not detect subsequent synchronization events. Missed synchronization events may, in turn, cause a general malfunction of the AGP interface.

Thus, it would be beneficial to provide a technique to detect when an AGP master device has terminated a SBA bus data transfer operation.

In one embodiment, the invention provides a circuit to detect when an accelerated graphics port master device terminates a sideband bus data transfer operation The circuit includes a first register to cyclically generate a predetermined sequence of output signals at a rate determined by a first clock signal, a second register to cyclically generate the predetermined sequence of output signals at a rate determined by a second clock signal (each output signal of the second register having a corresponding first register output signal), and a detector to detect a mismatch between an output signal from the second register and a corresponding output signal from the first register. In other embodiments, the invention provides a bridge circuit and a computer system incorporating a circuit as described above.

FIG. 1 shows a graphics interface block diagram in accordance with the Accelerated Graphics Port (AGP) specification.

FIG. 2 shows an AGP interface in accordance with one embodiment of the invention.

FIG. 3 shows the block diagram of a stop detector designed to operate in an AGP interface capable of transferring sideband address (SBA) bus data at 2× and 4× rates.

FIG. 4 shows one embodiment for the comparison circuit of the stop detector illustrated in FIG. 3.

FIGS. 5 shows one embodiment for the registers of the stop detector illustrated in FIG. 3.

FIG. 6 shows a timing diagram for the stop detector of FIG. 3.

FIG. 7 shows a computer system incorporating a stop detector in accordance with one embodiment of the invention.

Techniques (including methods and devices) to detect a data transfer termination action between devices operating in different clocking domains are described. The following embodiments of the invention, described in terms of data transfer operations between Accelerated Graphics Port (AGP) master and target devices over a sideband address (SBA) bus, are illustrative only and are not to be considered limiting in any respect.

Referring to FIG. 2, AGP interface 200 incorporating SBA data transfer stop detector 202 in accordance with one embodiment of the invention is shown. Interface 200 includes AGP master 204 coupled to AGP target 206 via SBA bus 208, sideband strobe signals 210 (e.g., SB_STB and its complement SB_STB#), and AGP clock signal AGP_CLK 212. In general, stop detector 202 uses a cyclical counter in the AGP clock domain (triggered by detection of an AGP synchronization event--initiated by master 204) and a complementary cyclical counter in the SBA strobe domain (driven by strobe signal/clock 210) to detect a master terminated data transfer action. (Two counters may be said to be complementary if they generate the same sequence of output signals.) By selectively comparing corresponding output signals from the two complementary counters it is possible for target 206 to detect, reliably and without artifacts introduced by the asynchronous relationship between AGP clock 212 and strobe signal 210, the termination of a SBA data transfer operation.

FIG. 3 shows a block diagram for a SBA data transfer termination detection circuit (e.g., stop detector 202) designed to operate in an AGP interface capable of transferring SBA data at 2× and 4× rates. (One of ordinary skill will recognize that strobe signal 210 is not utilized during when operating exclusively in 1× mode.) Although the invention is not so limited, the current AGP specification defines the 1× rate to be 66 MHz, the 2× rate to be 133 MHz, and the 3× rate to be 266 MHz. As shown, stop detector 202 includes synchronization event detection (SYNC) circuit 300, AGP register 302, exclusive-or (XOR) comparator circuit 304, selector circuit 306, output latch 308, strobe register 310, and strobe register enable (STRB_EN) circuit 312. As indicated, SYNC circuit 300, AGP register 302, comparator 304, selector 306, and latch 308 operate in the AGP clock domain, while strobe register 310 and STRB_EN circuit 312 operate in the strobe clock domain.

Following a reset operation (i.e., assertion of AGP reset signal 314), SYNC circuit 300 disables AGP register 302 (via enable signal 316) and causes selector circuit 306 to route stop signal 318 to latch 308 in accordance with selection control (SEL_CTL) signals 320. The value of stop signal 320 is chosen to indicate "a no SBA data transfer operation" condition. On synchronization event detection (defined in the current AGP specification as SBA bus 208 being driven to a value of 0×FE while strobe signal 210 is stopped), SYNC circuit 300 enables AGP register 302 via enable signal 316 (allowing it to count or sequence its output signals as discussed below). In addition, the SYNC circuit's SEL_CTL signals 320 cause selector 306 to cyclically route each of comparator circuit 304's output signals to latch 308. In the embodiment shown in FIG. 3, for example, comparator circuit 304 has four output signals so that SEL_CTL signals 320 would cause selector 306 to route a first comparator output signal to latch 308 in a first AGP clock period, a second comparator output signal to latch 308 in a second AGP clock period, a third comparator output signal to latch 308 in a third AGP clock period, a fourth comparator output signal to latch 308 in a fourth AGP clock period, the first comparator output signal to latch 308 in a fifth AGP clock period, and so on.

Comparator circuit 304 compares corresponding outputs from AGP register 302 and strobe register 310. Referring to FIG. 4, illustrative XOR comparator circuit 304 includes four exclusive-or (XOR) logic gates 400, 402, 404, and 406. Each XOR gate compares complementary output signals from the AGP and strobe registers. That is, XOR gate 400 compares bit zero output from AGP register 302 with bit zero output from strobe register 310, and so on.

Selector circuit 306 selectively routes one the output signals from XOR comparator circuit 304 or stop signal 318 to latch circuit 308 under control of SYNC circuit 300 (via SEL_CTL signals 320). In the embodiment of FIG. 3, selector 306 is a 5:1 selector.

Latch 308 stores selector 306 output synchronous to AGP clock 212. Following SBA data transfer termination or a reset operation, latch output (STOP_DET) 322 is asserted to indicate a SBA data transfer operation is not in progress. In one embodiment, latch 308 may be a D-type flip-flop whose D-input is coupled to selector 306's output and which is driven/loaded by AGP clock 212.

Strobe register enable (STRB_EN) circuit 312 conditionally enables strobe register 310 to ensure that it is clocked at the same rate (although not synchronously) with AGP register 302. If AGP interface 300 is operating in the 2× mode, STRB_EN circuit 312 continuously enables strobe register 310 via signal 324. If AGP interface is in the 4× mode, STRB_EN circuit 312 enables register 310 every other strobe clock period.

AGP register 302 and strobe register 310 are complementary registers. That is, both registers generate the same sequence of output signals. In one embodiment, AGP register 302 and strobe register 310 are 4-bit registers implemented in accordance with FIG. 5. The output sequence for a register in accordance with FIG. 5 may be: 0000→0001→0011→0111→1111→1110 →1100→1000 (repeat). The precise output sequence chosen is a matter of design choice, although some restrictions do apply (see discussion below). As shown, each register may include 4 D-type flip-flops (500, 502, 504, and 506), associated inverters (508, 510, 512, and 514 respectively), and end around shift register 516. In the embodiment of FIG. 5, shift register 516 resets to a value of 0×1 and left shifts one position each clock pulse, where clock signal 518 is AGP clock signal 212 if the register is AGP register 302, and strobe clock signal 210 if the register is strobe register 310. The output sequence for shift register 516 in accordance with this embodiment is (reset) 0001→0010→01000→1000 (repeat). In addition, enable signal 520 is enable signal 316 if the register is AGP register 302, and enable signal 324 if the register is strobe register 310.

An illustrative timing diagram for the stop detector of FIG. 3 is shown in FIG. 6. As indicated, master initiated synchronization event 600 occurs at AGP clock 212 period 0. Approximately two AGP clock periods later, strobe clock signal 210 begins driving strobe register 310. On AGP clock period 3, SYNC circuit 300 enables AGP register 302 via AGP enable signal 316 allowing AGP clock 212 to sequence AGP register output. During AGP clock period 5, SYNC circuit 300 commands (via SEL_CTL signals 320) selector circuit 306 to route XOR comparator circuit 304's low order output bit (e.g., bit 0--the result of comparing AGP register bit 0 output with strobe register bit 0 output, see FIG. 4) to latch 308. During AGP clock period 6, the result of comparing bit 1 from AGP register 302 with bit 1 of strobe register 310 is routed through selector 306, and so forth so that each output signal from XOR comparator circuit 304 is sequentially and cyclically routed to latch circuit 308.

In accordance with FIGS. 3 and 4, as long the individual output signals from AGP and strobe registers remain the same (an XOR signal match) as they are routed through selector circuit 306 to latch circuit 308, stop detector 202 output signal (STOP_DET 322) remains deasserted. The time between any given output signal changing as AGP or strobe registers cycle through their output sequence (e.g., 4 AGP clock periods) provides sufficient setup and hold time at the input of latch 308 to reliably determine that master 204 has terminated a SBA bus data transfer operation.

Once master device 204 stops generating strobe clock signal 210 (indicating the end of a SBA data transmission), for example at approximately AGP clock period 12, strobe register 310 ceases to be clocked. Once strobe register 310 stops, it's output becomes mismatched with that of AGP register 302. This mismatch is evidenced when bit-2 output from each register is compared at AGP clock signal 15 (e.g., output from exclusive-or gate 404 will indicate bit-2 from AGP register 302 does not match bit 2 output from strobe register 310). Thus, when routed and loaded into latch circuit 308 at AGP clock 16, stop detection signal STOP_DET 322 is asserted.

Once STOP_DET signal 322 is asserted, SYNC circuit 300 continues to enable AGP register 302 for an additional two AGP clock periods (e.g., during AGP clock periods 16 and 17). This is done to ensure that AGP register 302 and strobe register 310 remain "synchronized" with respect to their output sequence. That is, the next time a SBA bus data transfer operation is initiated, strobe register 310 begins cyclically sequencing through its predefined states, AGP register 302 begins cyclically sequencing through its predefined states, and both registers begin from the same state.

In general, AGP register 302 and strobe register 310 are complementary in the sense that they generate a common output signal sequence that modifies each of their output bits only every X clock periods--a gray scale sequence (X equals 4 in the embodiment described above). Generally, each output bit should not be changed for a period of time at least equal to the maximum skew between AGP clock 212 and strobe 210 plus the required setup and hold time of latch 308; this represents a restriction on the possible gray scale sequence that AGP register 302 and strobe register 310 may generate. Further, AGP register 302 trails strobe register 310 by approximately Y AGP clock periods (Y equals 2 in the embodiment described above). As any given output bit of AGP register 302 is toggled (modified), it is compared to its corresponding output bit in strobe register 310 (which was toggled Y AGP clock periods before). If SBA interface 200 has stopped, the bit in strobe register 310 would not have toggled and would thus generate a mismatch at XOR circuit 304. This mismatch is routed through selector 306 to latch 308 where is causes STOP_DET signal 322 to be asserted. The time interval Y represents the amount of time XOR output has to setup on latch 308 input. The time interval (X--Y) represents the amount of XOR signal output hold time provided latch 308.

Referring to FIG. 7, an illustrative computer system 700 incorporating stop detector 202 within bridge circuit 702 is shown. Computer system 700 includes processor 704 coupled to system bus 706 through bridge circuit 702. Illustrative host processors 704 include the PENTIUM® family of processors from Intel Corporation. Illustrative system buses include those designed in conformance with the Peripheral Component Interconnect (PCI) specification. Bridge circuit 702 also provides an AGP interface to graphics device 708 and a memory interface to system random access memory 710. System bus 706 may provide a mechanism to couple additional devices to computer system 700. For example, I/O circuit 712 may represent a bridge circuit to another bus and I/O circuit 714 may represent a plug-in card device.

Various changes in the materials, components, and circuit elements of the illustrative examples described herein are possible without departing from the scope of the claims. For instance, a stop detector in accordance with the invention is not limited to a 0× clock frequency of 66 MHz. The stop detector of FIGS. 2 and 3 naturally scales for higher (and lower) baseline frequencies and for 2× and 4× multiples of this frequency. Furthermore, a stop detector in accordance with the invention is not limited to operating 2× and 4× multiples of a baseline (e.g., 33 MHz) frequency. For example, the invention is equally applicable to embodiments where transfer rates of 3× and 6× are possible. It will be recognized that the size and timing relationships described herein (e.g., FIG. 6) may different in these cases. However, the technique of comparing corresponding outputs from two complementary counters (each operating in a different clock domain) to determine a "loss of signal" condition is applicable to these situations.

While the invention has been disclosed with respect to a limited number of embodiments, numerous modifications and variations will be appreciated by those skilled in the art. It is intended, therefore, that the following claims cover all such modifications and variations that may fall within the true spirit and scope of the invention.

Larson, Douglas A.

Patent Priority Assignee Title
6651127, Jun 03 1999 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Method of detecting termination of a bus transfer operation
6707320, Nov 30 2001 Oracle America, Inc Clock detect indicator
6820152, Apr 25 2001 MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD Memory control device and LSI
7129757, Nov 30 2004 International Business Machines Corporation Clock frequency detect with programmable jitter tolerance
Patent Priority Assignee Title
5905509, Sep 30 1997 Hewlett Packard Enterprise Development LP Accelerated Graphics Port two level Gart cache having distributed first level caches
6047334, Jun 17 1997 Intel Corporation System for delaying dequeue of commands received prior to fence command until commands received before fence command are ordered for execution in a fixed sequence
////////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
May 16 1999LARSON, DOUGLAS A Micron Electronics, INCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0100160196 pdf
Jun 03 1999Micron Technology, Inc.(assignment on the face of the patent)
Mar 17 2000Micron Electronics, INCMicron Technology, IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0107630572 pdf
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0386690001 pdf
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTCORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST 0430790001 pdf
Apr 26 2016Micron Technology, IncMORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0389540001 pdf
Jun 29 2018U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0472430001 pdf
Jul 03 2018MICRON SEMICONDUCTOR PRODUCTS, INC JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 03 2018Micron Technology, IncJPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMICRON SEMICONDUCTOR PRODUCTS, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0509370001 pdf
Date Maintenance Fee Events
Dec 16 2005M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Dec 09 2009M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Dec 11 2013M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Jul 09 20054 years fee payment window open
Jan 09 20066 months grace period start (w surcharge)
Jul 09 2006patent expiry (for year 4)
Jul 09 20082 years to revive unintentionally abandoned end. (for year 4)
Jul 09 20098 years fee payment window open
Jan 09 20106 months grace period start (w surcharge)
Jul 09 2010patent expiry (for year 8)
Jul 09 20122 years to revive unintentionally abandoned end. (for year 8)
Jul 09 201312 years fee payment window open
Jan 09 20146 months grace period start (w surcharge)
Jul 09 2014patent expiry (for year 12)
Jul 09 20162 years to revive unintentionally abandoned end. (for year 12)