A method for forming high quality oxide layers having different thicknesses by eliminating descum induced defects. The method includes forming an oxide layer, masking the oxide layer with a photoresist layer, developing the photoresist layer to expose a region of the oxide layer. The substrate is then descummed to remove any residue resulting from the development of the photoresist. Following the descum process, the substrate is rinsed in water. The oxide layer is then etched, and the remaining photoresist is stripped before another layer of oxide is grown on the substrate.
|
1. A method for processing a semiconductor structure comprising sequentially performing the acts of:
providing the semiconductor structure comprising an oxide layer and a photoresist layer over the oxide layer; patterning the photoresist layer exposing a portion of the oxide layer; descumming the semiconductor structure; rinsing the descummed semiconductor structure to remove residue from the exposed portion of the oxide layer; and etching the exposed portion of the oxide layer from the rinsed and descummed semiconductor structure.
15. A method for processing a semiconductor structure, comprising sequentially performing the acts of:
providing the semiconductor structure comprising a first, patterned oxide layer, a second oxide layer over the first, patterned oxide layer, and a photoresist over the second oxide layer; patterning the photoresist exposing a portion of the second oxide layer; descumming the semiconductor structure; rinsing the descummed semiconductor structure to remove residue from the exposed portion of the second oxide layer; and etching the exposed portion of the second oxide layer from the rinsed and descummed semiconductor structure; stripping the photoresist; and forming a third oxide layer over the semiconductor structure.
17. A method of processing a semiconductor structure comprising sequentially performing the acts of:
(a) providing a semiconductor substrate; (b) growing a select gate oxide layer on the substrate; (c) depositing a layer of a first photoresist over the select gate oxide layer; (d) exposing and developing the first photoresist layer; (e) descumming the substrate to remove any remaining photoresist residue; (f) rinsing the substrate with DI water for between 3-15 minutes ; (g) etching the select gate oxide layer; (h) stripping the remaining first photoresist layer; (i) growing a gate oxide layer on the wafer substrate; (j) depositing a layer of a second photoresist over the select gate oxide layer and the gate oxide layer; (k) exposing and developing the second photoresist layer; (l) descumming the substrate to remove any remaining photoresist residue; (m) rinsing the substrate with DI water for between 3-15 minutes; (n) etching the select gate oxide and gate layers; (o) stripping the remaining second photoresist layer; and (p) growing a tunnel oxide layer on the wafer substrate.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
9. The method of
11. The method of
13. A method of making an electronic device comprising:
fabricating a semiconductor structure by the method of forming an electronic device comprising said semiconductor structure.
14. A method of making a semiconductor device, comprising:
forming a semiconductor structure by the method of making a semiconductor device from said semiconductor structure.
|
This application claims priority to provisional application No. 60/181,709 filed on Feb. 11, 2000, now pending.
The present invention pertains to the field of integrated circuit devices and manufacturing processes for the same. More particularly, this invention relates to the formation of high quality multiple thickness oxide layers on a silicon wafer substrate.
Non-volatile memory devices are currently in widespread use in electronic components that require the retention of information when electrical power is terminated. Non-volatile memory devices include read-only-memory (ROM), programmable-read-only memory (PROM), erasable-programmable-read-only memory (EPROM), and electrically-erasable-programmable-read-only-memory (EEPROM) devices. EEPROM devices differ from other non-volatile memory devices in that they can be electrically programmed and erased. Flash EEPROM devices are similar to EEPROM devices in that memory cells can be programmed and erased electrically. However, Flash EEPROM devices enable the erasing of all memory cells in the device using a single electrical current pulse.
High voltage circuit elements such as program and erase transistors are usually formed on a wafer substrate with a relatively thick gate oxide layer. Such relatively thick gate oxide layers are usually required to prevent transistor circuit breakdown in such a high voltage environment. On the other hand, it is preferable that the low voltage circuitry is implemented with relatively thin gate oxide layers on the wafer substrate. Such thin gate oxide layers typically increase the speed of such circuit elements having relatively short gate lengths and thin oxide layers typically provide increased operation speeds.
In addition, as process technologies evolve toward shorter and shorter gate lengths it is desirable to reduce the thickness of the gate oxide layer even further in order to achieve greater operating speed. However, some circuit elements contained on such integrated circuit devices may not be scalable.
Non-volatile memory devices, such as flash EEPROMs require the formation of flash memory cells that include tunnel oxide layers on the wafer substrate. Such tunnel oxide layers may be thinner than high voltage oxide layers on the wafer substrate. However, such tunnel oxide layers usually cannot be scaled down in thickness in the same manner as low voltage oxide layers. Such flash memory cells, for example, typically suffer from significant endurance and data retention problems if the tunnel oxide layers are too thin.
Therefore, non-volatile memory devices can usually benefit from the formation of differing oxide thicknesses on the same wafer substrate. Transistors with relatively thick select gate oxide layers can accommodate high voltage program and erase operations while logic transistors with relatively thin gate oxide layers can yield speed advantages as process technologies evolve toward smaller circuit element dimensions. In addition, the thickness of tunnel oxide layers for flash memory cells can be scaled for reliability independent of the gate dimensions and oxide thickness of the high and low voltage transistors.
One method of forming high quality multiple thickness oxide layers involves multiple masking and oxide formation steps. For example, a first oxide layer, usually the thickest oxide layer, is initially grown on the wafer substrate. Thereafter, a layer of photoresist is formed on the first oxide layer. A pattern is formed on the photoresist layer by exposing the photoresist through a mask. The photoresist is then developed and removed, leaving a portion of the oxide layer exposed. Subsequently, the first oxide layer is etched and the remaining photoresist is stripped. A second layer of oxide is then grown on the wafer substrate. The second oxide layer forms a thin oxide layer on the wafer substrate while a thicker oxide layer is formed by the combination of the first and second oxide layers. This process can be repeated to form additional oxide layers with various thicknesses throughout the process flow.
During and after development of the photoresist layer, the unmasked or exposed portion of the oxide layer may become contaminated. For example, a thin film, undetectable on visual inspection, may form on the exposed portion of the oxide layer. This film may consist of photoresist residue such as dried developer and undissolved pieces of photoresist. Thus, it is usually necessary to subject the unmasked portion of the oxide layer to a cleaning or descumming process to remove the resist residue. The unmasked or exposed portion of the oxide layer is often descummed or cleaned with O2, O2/N2 or O2/N2--H2 chemistries in a barrel asher or a downstream single wafer asher.
Although the descum process is relatively short in order to avoid any surface damage of the exposed oxide layer, the descum process itself leaves contaminants on the oxide layer. The contaminants appear as dark spots on the oxide layer under a high resolution scanning electron microscope (SEM) as shown in FIG. 1. An analysis of the dark spots shows that they consist of sulfur compounds and small hydrocarbons, most likely photo active compound, left over from the development of the photoresist. These dark spots or defects on the surface of the exposed oxide layer interact with subsequent processing steps, which creates processing problems and degrades reliability and yield.
For example, when a wet oxide etch is carried out after descum to remove the exposed portion of an oxide layer, the oxide layer under the dark spots cannot be completely removed. Thus, the dark spots act as a micromask on the exposed portion of the oxide layer. As a result of the dark spots, a subsequently grown oxide layer may not be uniform because the initial oxide layer is not completely removed.
Therefore, it would be desirable to have a process for removing these dark spots or defects when forming multiple thickness gate and tunnel oxide layers in order to achieve a higher overall yield of acceptable wafers.
A method for forming uniform oxide layers in a semiconductor device by reducing descum induced defects is disclosed. The method includes rinsing a semiconductor substrate with deionized (DI) water. The substrate includes a wafer, an oxide layer on the wafer, a developed photoresist mask on the oxide layer, an exposed region on the oxide layer, and contaminants on the exposed region of the oxide layer resulting from the conventional descum process. After the substrate is rinsed, the exposed region of the oxide layer is etched.
Other features and advantages of the present invention will be apparent from the detailed description of the invention.
It should be appreciated that for simplicity and clarity of illustration, elements shown in the Figures have not necessarily been drawn to scale. For example, dimensions of some of the elements are exaggerated relative to each other for clarity.
Referring to
After forming the select gate oxide layer 2, the substrate is processed to remove any impurities, and a photoresist layer 8 is formed to overlie the first oxide layer as illustrated in FIG. 3. Preferably, photoresist layer 8 is ultraviolet sensitive and is a positive resist. Selected portions of the photoresist layer 8 are then exposed through a mask. The exposed photoresist is then developed and removed leaving a portion 10 of the oxide layer exposed. The photoresist layer may be developed by methods generally known in the art including but not limited to, immersion, spray and puddle techniques.
After the resist is developed and removed, the substrate is subjected to a descum process in order to remove organic residue such as dried developer or undissolved photoresist which may appear on the surface of the oxide layer. The descum process can be carried out in a conventional barrel type batch asher or a down stream single asher using O2, O2/N2, O2/N2--H2, or O2/He/Ar chemistries. In order to maintain the integrity of the photoresist layer and ensure pattern quality, the descum process is relatively short and not more than 30 nm of the photoresist layer and 1 nm of the oxide layer are removed.
In order to remove dark spots or defects 12, the substrate 2 is rinsed with DI water to remove any soluble residues. The water rinse may be carried out any method known in the art of semiconductor fabrication including but not limited to, conventional overflow rinsers, cascade rinsers, spray rinsers, dump rinsers or sonic assisted rinsers. Preferably, the substrate is rinsed in deionized water at room temperature in an overflow rinser for between 3 to 15 minutes. More preferably, the substrate is rinsed in an overflow rinser for between 9 to 10 minutes.
After the rinsing step has been completed, the exposed portion of oxide layer 10 is etched away as illustrated in FIG. 5. The oxide layer may be etched by conventional wet methods that are well known in the art of semiconductor fabrication. Wet etch methods include using hydrofluoric acid. Preferably, a standard buffered oxide etch of hydrofluoric acid, ammonium fluoride and water is used to etch the exposed portion of the oxide layer.
After the exposed portion 10 of the select gate oxide layer 2 is etched, the remaining photoresist 8 is stripped as shown in FIG. 6. Both wet and dry methods that are well known in the art of semiconductor fabrication can be used to strip the remaining photoresist layer 8. Such methods include but are not limited to use of sulfuric acid and oxidant solutions and conventional O2 plasma stripping. A new oxide layer 14, the tunnel oxide layer, is then grown on the surface of the wafer substrate 4 as shown in
The process described above may be repeated to create additional oxide layers with various thicknesses. For example, after growing the tunnel oxide layer 14, a floating gate 16 is formed over oxide layers 2 and 14 as shown in
Thus, there has been disclosed in accordance with the invention a process for fabricating multiple thickness uniform oxide layers in a semiconductor device that fully provides the advantages set forth above. The disclosed method can double the yield of acceptable wafers for further processing. Although the invention has been described and illustrated with reference to specific illustrative embodiments thereof, it is not intended that the invention be limited to those illustrative embodiments. Those skilled in the art will recognize that variations and modifications can be made without departing from the spirit of the invention. It is therefore intended to include within the invention all such variations and modifications that fall within the scope of the appended claims and equivalents thereof.
Patent | Priority | Assignee | Title |
10580766, | Dec 29 2017 | Micron Technology, Inc. | Methods of forming circuit-protection devices |
11139289, | Dec 29 2017 | Micron Technology, Inc. | Circuit-protection devices |
7276452, | Dec 31 2003 | DONGBU ELECTRONICS CO , LTD | Method for removing mottled etch in semiconductor fabricating process |
Patent | Priority | Assignee | Title |
4496423, | Nov 14 1983 | GCA Corporation | Gas feed for reactive ion etch system |
4591547, | Oct 20 1982 | General Instrument Corporation | Dual layer positive photoresist process and devices |
5672521, | Nov 21 1995 | Lattice Semiconductor Corporation | Method of forming multiple gate oxide thicknesses on a wafer substrate |
5858109, | Oct 13 1995 | Lam Research Corporation | Method and apparatus for cleaning of semiconductor substrates using standard clean 1 (SC1) |
5882489, | Apr 26 1996 | ULVAC JAPAN LTD | Processes for cleaning and stripping photoresist from surfaces of semiconductor wafers |
5926708, | May 20 1997 | GOOGLE LLC | Method for providing multiple gate oxide thicknesses on the same wafer |
6004839, | Jan 17 1996 | Acacia Research Group LLC | Semiconductor device with conductive plugs |
6024106, | Nov 19 1998 | United Microelectronics Corp. | Post-CMP wafer clean process |
6120616, | Mar 27 1998 | Illinois Tool Works Inc | Microcleaning process for sponge or porous polymeric products |
6162738, | Sep 01 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Cleaning compositions for high dielectric structures and methods of using same |
6187684, | Dec 09 1999 | Lam Research Corporation | Methods for cleaning substrate surfaces after etch operations |
6203683, | Nov 09 1998 | PRINCETON UNIVESITY | Electrodynamically focused thermal cycling device |
6312527, | Jun 18 1998 | OEM Group, LLC | Non-corrosive cleaning method for use in the manufacture of microelectronic device |
6350322, | Mar 21 1997 | Micron Technology, Inc. | Method of reducing water spotting and oxide growth on a semiconductor structure |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 06 2000 | HUI, ANGELA | Advanced Micro Devices, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010697 | /0891 | |
Mar 06 2000 | HUI, ANGELA | Advanced Micro Devices, INC | CORRECTED RECORDATION OF ASSIGNMENT TO INCLUDE THE NAME AND ADDRESS OF THE ADDITIONAL PARTY RECEIVING AN INTEREST, PREVIOUSLY RECORDED ON MARCH 23, 2000 AT REEL 010697 FRAME 0891 | 010985 | /0749 | |
Mar 06 2000 | HUI, ANGELA | Fujitsu Limited | CORRECTED RECORDATION OF ASSIGNMENT TO INCLUDE THE NAME AND ADDRESS OF THE ADDITIONAL PARTY RECEIVING AN INTEREST, PREVIOUSLY RECORDED ON MARCH 23, 2000 AT REEL 010697 FRAME 0891 | 010985 | /0749 | |
Mar 14 2000 | OGURA, JUSUKE | Advanced Micro Devices, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010697 | /0891 | |
Mar 14 2000 | OGURA, JUSUKE | Advanced Micro Devices, INC | CORRECTED RECORDATION OF ASSIGNMENT TO INCLUDE THE NAME AND ADDRESS OF THE ADDITIONAL PARTY RECEIVING AN INTEREST, PREVIOUSLY RECORDED ON MARCH 23, 2000 AT REEL 010697 FRAME 0891 | 010985 | /0749 | |
Mar 14 2000 | OGURA, JUSUKE | Fujitsu Limited | CORRECTED RECORDATION OF ASSIGNMENT TO INCLUDE THE NAME AND ADDRESS OF THE ADDITIONAL PARTY RECEIVING AN INTEREST, PREVIOUSLY RECORDED ON MARCH 23, 2000 AT REEL 010697 FRAME 0891 | 010985 | /0749 | |
Mar 23 2000 | Fujitsu Limited | (assignment on the face of the patent) | / | |||
Mar 23 2000 | Advanced Micro Devices, Inc. | (assignment on the face of the patent) | / | |||
Mar 30 2004 | AMD INVESTMENTS, INC | FASL, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014754 | /0749 | |
Mar 30 2004 | Advanced Micro Devices, INC | AMD HOLDINGS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015452 | /0593 | |
Mar 30 2004 | AMD HOLDINGS, INC | AMD INVESTMENTS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015478 | /0820 | |
May 14 2004 | Fujitsu Limited | FASL, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014754 | /0749 | |
Apr 01 2010 | FASL LLC | Spansion LLC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 024170 | /0300 | |
May 10 2010 | SPANSION TECHNOLOGY INC | BARCLAYS BANK PLC | SECURITY AGREEMENT | 024522 | /0338 | |
May 10 2010 | Spansion LLC | BARCLAYS BANK PLC | SECURITY AGREEMENT | 024522 | /0338 | |
Mar 12 2015 | Cypress Semiconductor Corporation | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTERST | 058002 | /0470 | |
Mar 12 2015 | Spansion LLC | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTERST | 058002 | /0470 | |
Mar 12 2015 | Cypress Semiconductor Corporation | MORGAN STANLEY SENIOR FUNDING, INC | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 035240 | /0429 | |
Mar 12 2015 | Spansion LLC | MORGAN STANLEY SENIOR FUNDING, INC | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 035240 | /0429 | |
Mar 12 2015 | BARCLAYS BANK PLC | SPANSION TECHNOLOGY LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 035201 | /0159 | |
Mar 12 2015 | BARCLAYS BANK PLC | Spansion LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 035201 | /0159 | |
Jun 01 2015 | Spansion, LLC | Cypress Semiconductor Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036033 | /0060 | |
Dec 09 2016 | MORGAN STANLEY SENIOR FUNDING, INC | Cypress Semiconductor Corporation | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 041178 | /0061 | |
Dec 09 2016 | Cypress Semiconductor Corporation | MONTEREY RESEARCH, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 040908 | /0979 | |
Dec 09 2016 | MORGAN STANLEY SENIOR FUNDING, INC | Spansion LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 041178 | /0061 |
Date | Maintenance Fee Events |
Dec 28 2005 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 22 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Feb 13 2014 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 13 2005 | 4 years fee payment window open |
Feb 13 2006 | 6 months grace period start (w surcharge) |
Aug 13 2006 | patent expiry (for year 4) |
Aug 13 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 13 2009 | 8 years fee payment window open |
Feb 13 2010 | 6 months grace period start (w surcharge) |
Aug 13 2010 | patent expiry (for year 8) |
Aug 13 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 13 2013 | 12 years fee payment window open |
Feb 13 2014 | 6 months grace period start (w surcharge) |
Aug 13 2014 | patent expiry (for year 12) |
Aug 13 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |