A method of manufacturing a flash memory semiconductor device that eliminates the step of forming sidewall spacers on n-channel and p-channel transistor gate structures. Resist spacers having a dimension of Gn+2Sn are formed on n-channel transistor gate structures and an N+ implant is performed to form N+ implant is performed to form N+ regions in the n-channel substrate region. Resist spacers having a dimension of Gs +2Sp are formed on p-channel transistor gate structures and a P+ implant is performed to form P+ regions in the p-channel substrate region.
|
1. A method of manufacturing flash technology semiconductor devices that eliminates a standard oxide spacer process during the manufacturing process, the method comprising:
(a) forming gate structures on a semiconductor substrate in regions in which core transistors, n-channel and p-channel transistors will be formed; (b) forming PLdd implant regions in regions in which p-channel transistors will be formed; (c) forming Nldd implant regions in regions in which n-channel transistors will be formed; (d) without forming silicon oxide sidewall spacers on any of the gate structures, forming a first layer of photoresist on exposed surfaces of the gate structures and the semiconductor substrate; (e) patterning and developing the first layer of photoresist exposing portions of the n-channel regions in the semiconductor substrate; (f) implanting the exposed portions of the n-channel regions with an N+ implant; (g) removing the first layer of photoresist; (h) forming a second layer of photoresist on exposed surfaces of the gate structures and the semiconductor substrate; (i) patterning and developing the second layer of photoresist exposing portions of the p-channel regions in the semiconductor substrate; and (j) implanting the exposed portions of the p-channel regions with a P+ implant.
2. The method of
3. The method of
|
1. Field of the Invention
This invention relates generally to the manufacture of high density, high performance semiconductor devices. More specifically, this invention relates to the manufacturer of high density, high performance semiconductor devices utilizing a reduced number of steps during the manufacturing process.
2. Discussion of the Related Art
In order to remain competitive, a semiconductor manufacturer must continuously increase the performance of the semiconductor integrated circuits being manufactured and at the same time, reduce the cost of the semiconductor integrated circuits. Part of the increase in performance and the reduction in cost of the semiconductor integrated circuits is accomplished by shrinking the device dimension and by increasing the number of devices per unit area on an integrated circuit chip. Another part of reducing the cost of a semiconductor chip is to increase the throughput of the fabrication facility. The requirement for cost reduction continues to force manufacturers to examine the reasons for each step of the semiconductor manufacturing process. This has been determined to be the key to driving cost lower and achieving higher yields. Many of the processes were developed during the early years of semiconductor manufacturing and have not been examined in detail.
A single semiconductor chip requires numerous process steps such as oxidation, etching, metallization and wet chemical cleaning. Some of these process steps involve placing the wafer on which the semiconductor chips are being manufactured into different tools during the manufacturing process. As can be appreciated, a reduction in the number of process steps in which the semiconductor wafers must be moved from one tool to another can be a major increase in the throughput of the fabrication facility as well as a major decrease in the cost of manufacturing the chips on the semiconductor wafer.
Therefore, what is needed are manufacturing processes that reduce the number of processing steps necessary to manufacture semiconductor wafers on which semiconductor integrated chips are manufactured.
According to the present invention, the foregoing and other objects and advantages are obtained by a method of manufacturing a semiconductor memory device that reduces the number of manufacturing steps required to manufacture the device.
In accordance with an aspect of the invention, the method includes the following sequence of steps: forming gate structures on a semiconductor substrate in regions in which core, n-channel and p-channel transistors are to be formed in a semiconductor substrate, forming PLdd implant regions in the p-channel transistor regions, forming NLdd implant regions in the n-channel transistor regions, forming resist spacers on n-channel gate structures, doing an N+ implant to form N+ regions, and forming resist spacers on p-channel gate structures, doing a P+ implant to form P+ regions. The combination of the above sequence of steps and the use of resist spacers allow the following steps to be skipped: spacer deposition step and spacer etch step.
The described method thus provides a method of manufacturing flash memory semiconductor devices that reduces the number of process steps required to manufacture flash memory devices.
The present invention is better understood upon consideration of the detailed description below, in conjunction with the accompanying drawings. As will become readily apparent to those skilled in the art from the following description, there is shown and described an embodiment of this invention simply by way of illustration of the best mode to carry out the invention. As will be realized, the invention is capable of other embodiments and its several details are capable of modifications in various obvious aspects, all without departing from the scope of the invention. Accordingly, the drawings and detailed description will be regarded as illustrative in nature and not as restrictive.
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
Reference is now made in detail to a specific embodiment or specific embodiments of the present invention that illustrate the best mode or modes presently contemplated by the inventors for practicing the invention.
The prior art process steps shown in
In summary, the present invention overcomes the limitations of the prior art and provides a method for the manufacture of semiconductor flash memory devices that reduces the number of manufacturing steps necessary to manufacture the flash memory devices and results in a reduction of the cost of producing the flash memory devices.
The foregoing description of the embodiment of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Obvious modifications or variations are possible in light of the above teachings. The embodiment was chosen and described to provide the best illustration of the principles of the invention and its practical application to thereby enable one of ordinary skill in the art to utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. All such modifications and variations are within the scope of the invention as determined by the appended claims when interpreted in accordance with the breadth to which they are fairly, legally, and equitably entitled.
Hamilton, Darlene, Toyoshiba, Len, Fliesler, Michael
Patent | Priority | Assignee | Title |
6627498, | Feb 07 2002 | Polaris Innovations Limited | Memory cell fabrication method and memory cell configuration |
8557647, | Sep 09 2011 | GLOBALFOUNDRIES Inc | Method for fabricating field effect transistor devices with high-aspect ratio mask |
Patent | Priority | Assignee | Title |
5395781, | Feb 16 1994 | MICRON TECHNOLOGY,, INC , A CORP OF DE | Method of making a semiconductor device using photoresist flow |
5518940, | Mar 10 1994 | Fujitsu Limited | Method of manufacturing thin film transistors in a liquid crystal display |
6225174, | Jun 13 1996 | Micron Technology, Inc. | Method for forming a spacer using photosensitive material |
6277690, | Nov 02 2000 | MONTEREY RESEARCH, LLC | Elimination of N+ implant from flash technologies by replacement with standard medium-doped-drain (Mdd) implant |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 20 2000 | FLIESLER MICHAEL | Advanced Micro Devices, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011294 | /0617 | |
Oct 20 2000 | TOYOSHIBA, LEN | Advanced Micro Devices, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011294 | /0617 | |
Oct 27 2000 | HAMILTON, DARLENE | Advanced Micro Devices, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011294 | /0617 | |
Nov 01 2000 | Advanced Micro Devices, Inc. | (assignment on the face of the patent) | / | |||
Jan 31 2007 | Advanced Micro Devices, INC | SPANSION INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019028 | /0656 | |
Jan 31 2007 | SPANSION INC | Spansion LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019069 | /0094 | |
May 10 2010 | Spansion LLC | BARCLAYS BANK PLC | SECURITY AGREEMENT | 024522 | /0338 | |
May 10 2010 | SPANSION TECHNOLOGY INC | BARCLAYS BANK PLC | SECURITY AGREEMENT | 024522 | /0338 | |
Mar 12 2015 | Cypress Semiconductor Corporation | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTERST | 058002 | /0470 | |
Mar 12 2015 | BARCLAYS BANK PLC | SPANSION TECHNOLOGY LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 035201 | /0159 | |
Mar 12 2015 | BARCLAYS BANK PLC | Spansion LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 035201 | /0159 | |
Mar 12 2015 | Spansion LLC | MORGAN STANLEY SENIOR FUNDING, INC | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 035240 | /0429 | |
Mar 12 2015 | Cypress Semiconductor Corporation | MORGAN STANLEY SENIOR FUNDING, INC | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 035240 | /0429 | |
Mar 12 2015 | Spansion LLC | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTERST | 058002 | /0470 | |
Jun 01 2015 | Spansion, LLC | Cypress Semiconductor Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036033 | /0231 |
Date | Maintenance Fee Events |
Feb 01 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 22 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 04 2014 | REM: Maintenance Fee Reminder Mailed. |
Aug 27 2014 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 27 2005 | 4 years fee payment window open |
Feb 27 2006 | 6 months grace period start (w surcharge) |
Aug 27 2006 | patent expiry (for year 4) |
Aug 27 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 27 2009 | 8 years fee payment window open |
Feb 27 2010 | 6 months grace period start (w surcharge) |
Aug 27 2010 | patent expiry (for year 8) |
Aug 27 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 27 2013 | 12 years fee payment window open |
Feb 27 2014 | 6 months grace period start (w surcharge) |
Aug 27 2014 | patent expiry (for year 12) |
Aug 27 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |