A method of manufacturing a flash memory semiconductor device that eliminates the step of forming sidewall spacers on n-channel and p-channel transistor gate structures. Resist spacers having a dimension of Gn+2Sn are formed on n-channel transistor gate structures and an N+ implant is performed to form N+ implant is performed to form N+ regions in the n-channel substrate region. Resist spacers having a dimension of Gs +2Sp are formed on p-channel transistor gate structures and a P+ implant is performed to form P+ regions in the p-channel substrate region.

Patent
   6440789
Priority
Nov 01 2000
Filed
Nov 01 2000
Issued
Aug 27 2002
Expiry
Nov 01 2020

TERM.DISCL.
Assg.orig
Entity
Large
2
4
EXPIRED
1. A method of manufacturing flash technology semiconductor devices that eliminates a standard oxide spacer process during the manufacturing process, the method comprising:
(a) forming gate structures on a semiconductor substrate in regions in which core transistors, n-channel and p-channel transistors will be formed;
(b) forming PLdd implant regions in regions in which p-channel transistors will be formed;
(c) forming Nldd implant regions in regions in which n-channel transistors will be formed;
(d) without forming silicon oxide sidewall spacers on any of the gate structures, forming a first layer of photoresist on exposed surfaces of the gate structures and the semiconductor substrate;
(e) patterning and developing the first layer of photoresist exposing portions of the n-channel regions in the semiconductor substrate;
(f) implanting the exposed portions of the n-channel regions with an N+ implant;
(g) removing the first layer of photoresist;
(h) forming a second layer of photoresist on exposed surfaces of the gate structures and the semiconductor substrate;
(i) patterning and developing the second layer of photoresist exposing portions of the p-channel regions in the semiconductor substrate; and
(j) implanting the exposed portions of the p-channel regions with a P+ implant.
2. The method of claim 1 wherein step (e) is accomplished by patterning and developing a portion of the first layer of photoresist over n-channel gate structures wherein the portion of the first layer of photoresist has a dimension of Gn+2Sn wherein Gn is a dimension of the gate structure formed on the region in which an n-channel transistor will be formed and Sn is a dimension added to each end of the dimension Gn wherein Sn is dependent upon a process being used to form the semiconductor device.
3. The method of claim 1 wherein step (i) is accomplished by patterning and developing a portion of the second layer of photoresist over p-channel gate structures wherein the portion of the second layer of photoresist has a dimension of Gp+2Sp wherein Gp is a dimension of the gate structure formed on the region in which a p-channel transistor will be formed and Sp is a dimension added to each end of the dimension Gp wherein Sp is dependent upon a process being used to form the semiconductor device.

1. Field of the Invention

This invention relates generally to the manufacture of high density, high performance semiconductor devices. More specifically, this invention relates to the manufacturer of high density, high performance semiconductor devices utilizing a reduced number of steps during the manufacturing process.

2. Discussion of the Related Art

In order to remain competitive, a semiconductor manufacturer must continuously increase the performance of the semiconductor integrated circuits being manufactured and at the same time, reduce the cost of the semiconductor integrated circuits. Part of the increase in performance and the reduction in cost of the semiconductor integrated circuits is accomplished by shrinking the device dimension and by increasing the number of devices per unit area on an integrated circuit chip. Another part of reducing the cost of a semiconductor chip is to increase the throughput of the fabrication facility. The requirement for cost reduction continues to force manufacturers to examine the reasons for each step of the semiconductor manufacturing process. This has been determined to be the key to driving cost lower and achieving higher yields. Many of the processes were developed during the early years of semiconductor manufacturing and have not been examined in detail.

A single semiconductor chip requires numerous process steps such as oxidation, etching, metallization and wet chemical cleaning. Some of these process steps involve placing the wafer on which the semiconductor chips are being manufactured into different tools during the manufacturing process. As can be appreciated, a reduction in the number of process steps in which the semiconductor wafers must be moved from one tool to another can be a major increase in the throughput of the fabrication facility as well as a major decrease in the cost of manufacturing the chips on the semiconductor wafer.

Therefore, what is needed are manufacturing processes that reduce the number of processing steps necessary to manufacture semiconductor wafers on which semiconductor integrated chips are manufactured.

According to the present invention, the foregoing and other objects and advantages are obtained by a method of manufacturing a semiconductor memory device that reduces the number of manufacturing steps required to manufacture the device.

In accordance with an aspect of the invention, the method includes the following sequence of steps: forming gate structures on a semiconductor substrate in regions in which core, n-channel and p-channel transistors are to be formed in a semiconductor substrate, forming PLdd implant regions in the p-channel transistor regions, forming NLdd implant regions in the n-channel transistor regions, forming resist spacers on n-channel gate structures, doing an N+ implant to form N+ regions, and forming resist spacers on p-channel gate structures, doing a P+ implant to form P+ regions. The combination of the above sequence of steps and the use of resist spacers allow the following steps to be skipped: spacer deposition step and spacer etch step.

The described method thus provides a method of manufacturing flash memory semiconductor devices that reduces the number of process steps required to manufacture flash memory devices.

The present invention is better understood upon consideration of the detailed description below, in conjunction with the accompanying drawings. As will become readily apparent to those skilled in the art from the following description, there is shown and described an embodiment of this invention simply by way of illustration of the best mode to carry out the invention. As will be realized, the invention is capable of other embodiments and its several details are capable of modifications in various obvious aspects, all without departing from the scope of the invention. Accordingly, the drawings and detailed description will be regarded as illustrative in nature and not as restrictive.

The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:

FIGS. 1A-1O show a number of the process steps necessary to manufacture a semiconductor wafer in accordance with the prior art;

FIGS. 2A-2O show the reduced number of process steps in accordance with the present invention that are necessary to manufacture the semiconductor wafer processed in the prior art process shown in FIGS. 1A-1AD;

FIG. 3 shows a prior art transistor layout for N+ and P+ implants; and

FIG. 4 shows the transistor layer with a resist spacer for N+ and P+ implants in accordance with the present invention.

Reference is now made in detail to a specific embodiment or specific embodiments of the present invention that illustrate the best mode or modes presently contemplated by the inventors for practicing the invention.

FIGS. 1A-1O show a number of the process steps necessary to manufacture a semiconductor wafer in accordance with the prior art, and

FIGS. 2A-2O show the reduced number of process steps in accordance with the present invention that are sufficient to manufacture the semiconductor wafer processed in the process shown in FIGS. 1A-1O.

The prior art process steps shown in FIGS. 1A-1O will be discussed in conjunction with the process shown in FIGS. 2A-2O in accordance with the present invention in order to clearly point out which process steps have been modified or eliminated.

FIG. 1A shows a portion 100 of a partially completed prior art semiconductor wafer including a core transistor 102 region, an n-channel transistor 104 region and a p-channel transistor 106 region. A diffused region 108 is shown in the core transistor 102 region. A layer 114 of photoresist is formed on the wafer.

FIG. 2A shows a portion 200 of a partially completed prior art semiconductor wafer including a core transistor 202 region, an n-channel transistor 204 region and a p-channel transistor 206 region. A diffused region 208 is shown in the core transistor 202 region. A layer 214 of photoresist is formed on the wafer.

FIG. 1B shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1A with the portion of the layer 114 of photoresist removed from over the p-channel region 106 and the portion 100 being implanted with a PLdd implant indicated by arrows 116. Gate structures 118 are shown formed on the core transistor 102 region, the n-channel 104 region and the p-channel transistor 106 region.

FIG. 2B shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2A with the portion of the layer 214 of photoresist removed from over the p-channel region 206 and the portion 200 being implanted with a PLdd implant indicated by arrows 216. Gate structures 218 are shown formed on the core transistor 202 region, the n-channel 204 region and the p-channel transistor 206 region. The formation of gate structures is well known in the art and the methods of forming them will not be discussed.

FIG. 1C shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1B with the remaining portions of the layer 114 of photoresist removed and showing the PLdd implant regions 120 in the p-channel region 106.

FIG. 2C shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2B with the remaining portions of the layer 214 of photoresist removed and showing the PLdd implant regions 220 in the p-channel region 206.

FIG. 1D shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1C with a layer 122 of photoresist formed on the wafer.

FIG. 2D shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2D with a layer 222 of photoresist formed on the wafer.

FIG. 1E shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1D with the portion of the layer 122 of photoresist removed from over the n-channel transistor 104 region and showing the wafer being implanted with an NLdd implant indicated by the arrows 124.

FIG. 2E shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2D with the portion of the layer 222 of photoresist removed from over the n-channel transistor 204 region and showing the wafer being implanted with an NLdd implant indicated by the arrows 224.

FIG. 1F shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1E with the remaining portion of the layer 122 of photoresist removed and a layer 126 of spacer oxide formed on the wafer. Also shown are the NLdd regions 128 formed in the n-channel transistor 104 region.

FIG. 2F shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2E with the remaining portion of the layer 222 of photoresist removed. In accordance with the present invention, the step of depositing a layer of spacer oxide is skipped.

FIG. 1G shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1F with the layer 126 of spacer oxide etched to form sidewall spacers 130 on the gate structures 118.

FIG. 2G indicates that the step of spacer etch is not necessary in accordance with the present invention.

FIG. 1H shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1G with a layer 132 of photoresist formed on the wafer.

FIG. 2H shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2F with a layer 232 of photoresist formed on the wafer.

FIG. 1I shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1H with the portion of the layer 132 of photoresist removed from over the n-channel transistor region 104.

FIG. 2I shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2H with resist spacers formed on the n-channel transistor gate. The portion 234 of the layer 232 of photoresist over the n-channel transistor region 204 has been patterned with a dimension Gn+2Sn where Gn is the width of the n-channel gate structure 218 and Sn is the width of an n-channel resist spacer. The actual dimensions of Gn and Sn depend upon the process being used and the dimensions are easily determinable by a person of ordinary skill in the art. As should be appreciated the dimension Gn+2Sn determines the length of the channel that will be formed under the n-channel gate 218.

FIG. 1J shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1I undergoing an N+ implant indicated by arrows 134.

FIG. 2J shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 21 undergoing an N+ implant indicated by arrows 234.

FIG. 1K shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1J with the remaining portion of the layer 132 of photoresist removed and showing the N+ regions 136 formed in the n-channel transistor 104 region.

FIG. 2K shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2J with the remaining portion of the layer 232 of photoresist including the patterned spacer resist 234 removed and showing the N+ regions 236 formed in the n-channel transistor region 204.

FIG. 1L shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1K with a layer 138 of photoresist formed on the wafer.

FIG. 2L shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2K with a layer 238 of photoresist formed on the wafer.

FIG. 1M shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1L with the portion of the layer 138 of photoresist removed from over the p-channel transistor region 106.

FIG. 2M shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2L with resist spacers formed on the p-channel gate structure. The portion 240 of the layer 238 of photoresist over the p-channel region 206 has been patterned with a dimension Gp+2Sp where Gp is the width of the p-channel gate structure 218 and Sp is the width of a p-channel resist spacer. The actual dimensions of Gp and Sp depend upon the process being used and the dimensions are easily determinable by a person of ordinary skill in the art. As should be appreciated, the dimension Gn+2Sn. determines the length of the channel that will be formed under the p-channel gate 218.

FIG. 1N shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1M being implanted with a P+ implant indicated by arrows 142.

FIG. 2N shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2M being implanted with a P+ implant indicated by arrows 242.

FIG. 1O shows the portion 100 of the partially completed semiconductor wafer as shown in FIG. 1N with the remaining portion of the layer 138 of photoresist removed and with P+ regions 144 formed in the p-channel transistor region 106.

FIG. 2O shows the portion 200 of the partially completed semiconductor wafer as shown in FIG. 2N with the remaining portion of the layer 238 of photoresist removed and with P+ regions 244 formed in the p-channel transistor region 206.

FIG. 3 shows a portion 300 of a transistor layout in accordance with prior art implant areas, indicated by the shaded areas 302, that cover the active area 304 delineated by line 305 and active area 306 delineated by line 307 and other diffusion areas that are to be implanted with N+ and/or P+ implants. The other diffusion areas are structures well known in the art, such as guard ring structures and will not be discussed. The lines 308 are polysilicon (Poly II) structures with portions 310 acting as interconnects and portions 312 acting as gates for transistors constructed in the active areas 304 and 306.

FIG. 4 shows the portion 300 of the transistor layout as shown in FIG. 3 with implant areas in accordance with the present invention and where like numerals represent like elements. Crosshatched areas 402 show the layout of the resist spacers (see FIGS. 2I & 2M) for subsequent N+ or P+ implants (see FIGS. 2J & 2N). The N+ and P+ implants are implanted into areas within the lines 305 and 307 that are not protected by the resist spacer 402. Note that portions 312 of the lines 308 that act as gates for transistors constructed in the active areas 304 and 306 are too close to allow resolution of individual spacers (that is to allow a space between the individual spacers) so the individual spacers are merged.

In summary, the present invention overcomes the limitations of the prior art and provides a method for the manufacture of semiconductor flash memory devices that reduces the number of manufacturing steps necessary to manufacture the flash memory devices and results in a reduction of the cost of producing the flash memory devices.

The foregoing description of the embodiment of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Obvious modifications or variations are possible in light of the above teachings. The embodiment was chosen and described to provide the best illustration of the principles of the invention and its practical application to thereby enable one of ordinary skill in the art to utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. All such modifications and variations are within the scope of the invention as determined by the appended claims when interpreted in accordance with the breadth to which they are fairly, legally, and equitably entitled.

Hamilton, Darlene, Toyoshiba, Len, Fliesler, Michael

Patent Priority Assignee Title
6627498, Feb 07 2002 Polaris Innovations Limited Memory cell fabrication method and memory cell configuration
8557647, Sep 09 2011 GLOBALFOUNDRIES Inc Method for fabricating field effect transistor devices with high-aspect ratio mask
Patent Priority Assignee Title
5395781, Feb 16 1994 MICRON TECHNOLOGY,, INC , A CORP OF DE Method of making a semiconductor device using photoresist flow
5518940, Mar 10 1994 Fujitsu Limited Method of manufacturing thin film transistors in a liquid crystal display
6225174, Jun 13 1996 Micron Technology, Inc. Method for forming a spacer using photosensitive material
6277690, Nov 02 2000 MONTEREY RESEARCH, LLC Elimination of N+ implant from flash technologies by replacement with standard medium-doped-drain (Mdd) implant
///////////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Oct 20 2000FLIESLER MICHAELAdvanced Micro Devices, INCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0112940617 pdf
Oct 20 2000TOYOSHIBA, LENAdvanced Micro Devices, INCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0112940617 pdf
Oct 27 2000HAMILTON, DARLENEAdvanced Micro Devices, INCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0112940617 pdf
Nov 01 2000Advanced Micro Devices, Inc.(assignment on the face of the patent)
Jan 31 2007Advanced Micro Devices, INCSPANSION INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0190280656 pdf
Jan 31 2007SPANSION INC Spansion LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0190690094 pdf
May 10 2010Spansion LLCBARCLAYS BANK PLCSECURITY AGREEMENT0245220338 pdf
May 10 2010SPANSION TECHNOLOGY INC BARCLAYS BANK PLCSECURITY AGREEMENT0245220338 pdf
Mar 12 2015Cypress Semiconductor CorporationMORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTERST 0580020470 pdf
Mar 12 2015BARCLAYS BANK PLCSPANSION TECHNOLOGY LLCRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0352010159 pdf
Mar 12 2015BARCLAYS BANK PLCSpansion LLCRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0352010159 pdf
Mar 12 2015Spansion LLCMORGAN STANLEY SENIOR FUNDING, INC SECURITY INTEREST SEE DOCUMENT FOR DETAILS 0352400429 pdf
Mar 12 2015Cypress Semiconductor CorporationMORGAN STANLEY SENIOR FUNDING, INC SECURITY INTEREST SEE DOCUMENT FOR DETAILS 0352400429 pdf
Mar 12 2015Spansion LLCMORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTERST 0580020470 pdf
Jun 01 2015Spansion, LLCCypress Semiconductor CorporationASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0360330231 pdf
Date Maintenance Fee Events
Feb 01 2006M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Jan 22 2010M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Apr 04 2014REM: Maintenance Fee Reminder Mailed.
Aug 27 2014EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Aug 27 20054 years fee payment window open
Feb 27 20066 months grace period start (w surcharge)
Aug 27 2006patent expiry (for year 4)
Aug 27 20082 years to revive unintentionally abandoned end. (for year 4)
Aug 27 20098 years fee payment window open
Feb 27 20106 months grace period start (w surcharge)
Aug 27 2010patent expiry (for year 8)
Aug 27 20122 years to revive unintentionally abandoned end. (for year 8)
Aug 27 201312 years fee payment window open
Feb 27 20146 months grace period start (w surcharge)
Aug 27 2014patent expiry (for year 12)
Aug 27 20162 years to revive unintentionally abandoned end. (for year 12)