A level adjustment circuit of the present invention includes a mos transistor for pulling up an output node, a first inverter for inputting an output data signal and outputting a gate control signal for controlling a gate electrode of the mos transistor, and a second inverter connected to the mos transistor between the first and second electrodes for imputing the first node obtained based on the output data signal, and outputting the output node.
|
1. A level adjustment circuit, comprising:
an output node; a mos transistor for pulling up an electric potential of the output node; an inverter receiving a first output signal obtained based on a reversal first data signal and a data output control signal, and outputting a gate control signal, wherein a gate electrode of the mos transistor receives the gate control signal; a first power source; a second power source; a logic gate between the first and the second power sources and connected in series to the mos transistor, for receiving the reversal first data signal and the data output control signal and outputting a second output signal to the output node; wherein the level adjustment circuit holds the output node on a predetermined electric potential level unrelated to the output data signal, in response to an electric potential level of the received data output control signal.
2. A data output circuit, comprising:
a first logic gate connected between first and second power sources, receiving an output data signal and a data output control signal, and outputting a first output signal; and a level adjustment circuit connected between the second power source and a third power source and outputting a second output signal, an electric potential of the third power source being higher than those of the first and second power sources, wherein the level adjustment circuit includes: a first mos transistor for pulling up an electric potential of the second output signal at an output node; a first inverter connected between the second and third power sources, the first inverter connected in series to the first mos transistor and receiving the first output control signal; a second logic gate receiving the output data signal and the data output control signal and outputting a gate control signal, wherein a gate electrode of the first mos transistor receives the gate control signal; and wherein the level adjustment circuit holds the output node at a predetermined electric potential level unrelated to the output data signal, in response to an electric potential level of the received data output control signal. 8. A level adjustment circuit, comprising:
a first mos transistor for pulling up an electric potential of an output node; an inverter connected between first and second power sources, the inverter connected in series to the first mos transistor, the inverter receiving a first output signal obtained based on an output data signal and a data output control signal and outputting a second output signal; a second mos transistor connected between the first and second power sources, wherein a gate electrode of the second mos transistor receives the second output signal; third and fourth mos transistors connected in parallel between the second mos transistor and the second power source, wherein a gate electrode of the third mos transistor receives the output data signal and a gate electrode of the fourth mos transistor receives the data output control signal; a fifth mos transistor connected between the third and fourth mos transistors and the second power source, wherein a gate electrode of the fifth mos transistor receives the data output control signal; and a sixth mos transistor connected between the fifth mos transistor and the second power source, wherein a gate electrode of the sixth mos transistor receives the output data signal; wherein the level adjustment circuit holds the output node at a predetermined electric potential level unrelated to the output data signal, in response to electric potential level of the received data output control signal.
9. A data output circuit, comprising:
a logic gate connected between first and second power sources, the logic gate receiving an output data signal and a data output control signal and outputting a first output signal; and a level adjustment circuit for outputting a second output signal, the level adjustment circuit connected between the second power source and a third power source, an electric potential of the third power source higher than those the first and second power sources, the level adjustment circuit including a first mos transistor for pulling up an electric potential of the second output signal at an output node, a first inverter connected between the second and third power sources, the first inverter connected in series to the first mos transistor, a second mos transistor connected between the second and third power sources, wherein a gate electrode of the second mos transistor receives the second output signal, third and fourth mos transistors connected in parallel between the second mos transistor and the second power source, wherein a gate electrode of the third mos transistor receives the output data signal and a gate electrode of the fourth mos transistor receives the data output control signal, a fifth mos transistor connected between the third and fourth mos transistors and the second power source, wherein a gate electrode of the fifth mos transistor receives the data output control signal, and a sixth mos transistor connected between the fifth mos transistor and the second power source, wherein a gate electrode of the sixth mos transistor receives the output data signal; wherein the level adjustment circuit holds the output node on a predetermined electric potential level unrelated to the output data signal in response to electric potential level of the received data output control signal.
7. A data output circuit, comprising:
a first logic gate connected to first and second power sources, receiving an output data signal and a data output control signal, and outputting a first output signal; a second logic gate connected between the first and second power sources, receiving a reversed signal of the output data signal, receiving the data output control signal, and outputting a second output signal; a first level adjustment circuit outputting a third output signal corresponding to the first output signal, the first level adjustment circuit connected between the second power source and a third power source, an electric potential of the third power source being higher than those of the first and second power sources; and a second level adjustment circuit connected between the second power source and the third power source, the second level adjustment circuit outputting a fourth output signal corresponding to the second output signal, an electric potential of the third power source higher than those of the first and second power sources, wherein the first level adjustment circuit includes a first mos transistor for pulling up an electric potential of the third output signal at an output node, a first inverter between the second and third power sources, the first inverter connected in series to the first mos transistor, and a third logic gate receiving the output data signal and the data output control signal and outputting a first gate control signal, wherein a gate electrode of the first mos transistor receives the first gate control signal; wherein the second level adjustment circuit includes a second mos transistor for pulling up an electric potential of the fourth output signal, a fourth logic gate receiving the reversed signal of the output data signal and the data output control signal, and outputting a second gate control signal, wherein a gate electrode of the second mos transistor receives the second gate control signal, and a second inverter between the second and third power sources, the second inverter connected in series to the second mos transistor; and wherein the first and second level adjustment circuit holds the output node at a predetermined electric potential level unrelated to the output data signal, in response to an electric potential level of the received data output control signal.
3. The data output circuit according to
an output driver including a second inverter receiving the second output signal; and a second mos transistor connected between the second and third power sources and connected in series to the second inverter, the second mos transistor controlled by an electric potential of a third output signal, wherein the third output signal and the second output signal have reverse polarities.
4. The data output circuit according to
third and fourth mos transistors for inputting the second output signal; a resistive element connected between the third and fourth mos transistors; and a fifth mos transistor connected to the third and fourth mos transistors and the resistive element in series, the fifth mos transistor controlled by an electric potential of a third output signal, wherein the third output signal and the second output signal have reverse polarities.
5. The data output circuit according to
6. The data output circuit according to
10. The data output circuit according to
an output driver including a second inverter for receiving the second output signal; and a seventh mos transistor connected to the second inverter in series between the second and third power sources and controlled by electric potential of a third output signal, wherein a polarity of the third output signal is reverse of the second output signal. 11. The data output circuit according to
eighth and ninth mos transistors receiving the second output signal; a resistive element connected between the eighth and ninth mos transistors; and a tenth mos transistor connected in series to the eighth and ninth mos transistors and the resistive element, and controlled by an electric potential of a third output signal, wherein the third output signal and the second output signal have reverse polarities.
12. The data output circuit according to
13. The data output circuit according to
|
1. Field of the Invention
The present invention relates to a semiconductor integrated circuit, and more particularly to a level adjustment circuit including a circuit operated by an inside power source voltage (VDD) and a data output circuit thereof.
2. Description of Related Art
A level adjustment circuit for converting logic amplitude from an inside power source voltage (VDD) level to an outside power source voltage (VCC) level includes two NMOS transistors and two PMOS transistors connected to VCC and ground power source voltage. Each source electrode of the PMOS transistors is connected to VCC. Further, a gate electrode and a drain electrode are connected in a cross-coupling way with each other, and each of them is connected to the output node. An output level of this type of conventional level adjustment circuit is determined by the ON resistance ratio of the PMOS transistor and the NMOS transistor.
However, according to the conventional circuit, there is a problem in which a time interval is long between the time at which a logic level output control signal of data changes, and the time at which a logic level of an output of a level adjustment circuit changes, thus it is to improve the speed.
The object of the present invention's to provide a level adjustment circuit to shorten the time interval between the time at which a logic level of an output control signal of data changes and the time at which the logic level of an output of the level adjustment circuit changes. A level adjustment circuit of the present invention includes a MOS transistor for pulling up an output node, a first inverter for inputting output data signal and outputting a gate control signal for controlling a gate electrode of the MOS transistor, and a second inverter connected to the MOS transistor in series between first and second power sources for inputting a first node obtained based on the output data signal, and outputting the output node. The data output circuit of the present invention includes a first inverter connected to the first and second power sources for inputting output data signal and outputting to a first node, and a level adjustment circuit connected to the second power source and a third power source, electric potential of which is higher than the first power source, for outputting to a second node, in which the level adjustment circuit has a first MOS transistor for pulling up the second node, and a second inverter connected to the first MOS transistor in series between the second and third power sources; and a third inverter for inputting the data signal and outputting a gate control signal for controlling a gate electrode of the first MOS transistor.
While the specification concludes with claims claiming the subject matter regarded as the invention, the invention will be better understood based on the following description and the accompanying drawings related to this:
The First Preferred Embodiment
A drain electrode, a gate electrode, and a source electrode of the NMOS transistor 8 are connected to the output node 11, the output control signal DOE, and a drain electrode of the NMOS transistor 9 respectively. A gate electrode of the NMOS transistor 9 is connected to the output data signal D and a source electrode thereof is connected to GND. A drain electrode, a gate electrode, and a source electrode of the NMOS transistor 10 are connected to the output node 12, the output node 2 of NAND 1, and GND respectively. Here, when voltage difference between a VCC level and a VDD level is more than a threshold value, the PMOS transistors 5 to 7 function as resistors. The resistance value thereof changes to a maximum when the gate voltage of the PMOS transistors 5 to 7 is at the VDD level. On the contrary, the resistance value thereof changes to a minimum when the gate voltage of the PMOS transistors 5 to 7 is at a ground level.
A level adjustment circuit 101 includes PMOS transistors 13 to 17 and NMOS transistors 18 to 20. A source electrode, a gate electrode, and a drain electrode of PMOS transistors 13 are connected to VCC, an output node 22, and a common source bus of PMOS transistors 15 and 16 respectively. The drain electrodes of PMOS transistors 15 and 16 are connected together with an output node 21, and each of gate electrodes thereof is connected to either an output signal 72 of an inverter 71 to which an output data signal D is input or an output control signal DOE respectively. A source electrode, a gate electrode, and a drain electrode of a PMOS transistor 14 are connected to VCC, the output node 21, and a source electrode of the PMOS transistor 17 respectively. A drain electrode of the PMOS transistor 17 is connected to the output node 22, and a gate electrode thereof is connected to the output signal 72 of the inverter 71 and an output node 74 of NAND 73 to which the output signal 72 of the inverter 71 and the output control signal DOE are input.
A drain electrode, a gate electrode, and a source electrode of the NMOS transistor 18 are connected to the output node 21, the output control signal DOE, and a drain electrode of the NMOS transistor 19 respectively. A gate electrode of the NMOS transistor 19 is connected to the output signal 72 of the inverter 71 and a source electrode thereof is connected to GND. A drain electrode, a gate electrode, and a source electrode of the NMOS transistor 20 are connected to the output node 22, the output node 74 of the NAND 73, and GND respectively. Further, the PMOS transistors 15 to 17 function as the resistances in the same way as the PMOS transistors 5 to 7. Similar to the conventional technology, NAND and the inverter use VDD and GND as the power sources. A logic amplitude of the output, the output signal D, and the output control signal DOE of NAND and the inverter, are at the VDD level.
The function of the level adjustment circuit of the preferred embodiment is explained using the level adjustment circuit 100 as an example. When the output control signal DOE is at level L, since the output node 2 of NAND 1 changes to level H unrelated to the output data signal D, the NMOS transistor 10 changes to an ON state. At this time, since the resistance value of the PMOS transistor changes to the maximum, the output node 12 is pulled down quickly and the PMOS transistor 3 changes to an ON state. On the other hand, the NMOS transistor 8 changes to an OFF state. Since the resistance value o&I the PMOS transistor 6 changes to the minimum, the output node 11 is raised to the level H for about the same time as the conventional embodiment and the PMOS transistor 6 changes to the OFF state.
It is explained, as an example, that the output control signal DOE changes to the level H and the output data signal D changes from the level L to the level H. When the output data signal D changes from the level L to the level H, the output node 2 of NAND 1 changes from the level H to the level L. Also at this time, the resistance value of the PMOS transistor 3 changes from the maximum to the minimum, and the NMOS transistor 10 changes from the ON state to the OFF state. On the other hand, the resistance value of the PMOS transistor 5 changes from the minimum to the maximum, and the NMOS transistor 9 changes from the OFF state to the ON state. As a result, the output node 11 is quickly pulled down from the level H to the level L, and since the PMOS transistor 4 changes to the ON state, the output node 12 is rapidly pulled up from the level L to the level H.
It is explained, as an example, that the output control signal DOE changes to the level H and the output data signal D changes from the level H to the level L. When the output data signal D changes from the level H to the level L, the output node 2 of the NAND 1 changes from the level L to the level H. At this time, the resistance value of the PMOS transistor 7 changes from the minimum to the maximum, and the NMOS transistor 10 changes from the OFF state to the ON state. Since the output data signal ID maintains the level H, the PMOS transistor 4 remains in the ON state. Since the PMOS transistor 7 functions as the resistor, the output node 12 is pulled down rapidly from the level H to the level L, and the PMOS transistor 3 changes to the ON state. On the other hand, the resistance value of the PMOS transistor 5 changes from the maximum to the minimum, and the NMOS transistor 9 changes from the ON state to the OFF state. As a result, the output node 11 is rapidly raised to the level H from the level L, and the PMOS transistor 4 changes to the OFF state. An explanation of the functioning of the level adjustment circuit 101 is omitted, but it is easy to comprehend the functioning based on the operation of the level adjustment circuit 100.
As shown in the above, the level adjustment circuit of the first preferred embodiment provides the MOS transistor, in which the resistance value changes corresponding to an electric potential level applied to the gate electrode, for raising the output node. The gate electrode is between the output node and the drain electrode of the PMOS transistor. Compared with the conventional method, the time required to change the logic level of the output of the level adjustment circuit is reduced.
Further, since the number of switching actions from the output data signal D to the output of the level adjustment circuit is lessened, the time required to output the changed logic level is reduced. The number of switching actions of the level adjustment circuit of the preferred embodiment is half as many as the conventional circuits.
The Second Preferred Embodiment
The preferred embodiment relates to the data output circuit including the level adjustment circuits 100 and 101. An inverter 102 uses VCC and GRD as power sources, and also includes a PMOS transistor 23 and NMOS transistors 24 and 25. Gate electrodes of the PMOS transistor 23 and the NMOS transistor 24 are connected to the output node 12 of the level adjustment circuit 100. A gate electrode of the NMOS transistor 25 is connected to the output node 21 of the level adjustment circuit 101, which node has a reversed polarity to the output node 12. The output node 29 of the inverter 102 is connected to a gate electrode of the PMOS transistor 31, which is the pull-up transistor for an output terminal DO.
The inverter 103 uses VCC and GND as power sources, and also includes PMOS transistors 26 and 27 and an NMOS transistor 28. Gate electrodes of the PMOS transistor 27 and the NMOS transistor 28 are connected to the output node 21 of the level adjustment circuit 101. A gate electrode of the PMOS transistor 26 is connected to an output node 12 of the level adjustment circuit 100, which has a reversed polarity to the output node 21. The output node 30 of the inverter 103 is connected to a gate electrode of an NMOS transistor 32 that is a pull-down transistor of the output terminal DO.
The function of the data output circuit is explained using a case where the output nodes 29 and 30 of the inverters 102 and 103 change to the level H from the level L at the same time. When the output node 12 of the level adjustment circuit 100 is the level L, the PMOS transistor 23 changes to the ON state and the NMOS transistor 24 changes to the OFF state. Therefore, an output node 29 changes to the level H and the PMOS transistor 31 changes to the OFF state whilst being completely unrelated to the ON or OFF state of the NMOS transistor 25. Further, when the output node 21 of the inverter 103 is at the level L, the PMOS transistors 26 and 27 change to the ON states and the NMOS transistor 28 changes to the OFF state. Therefore, the output node 30 of the inverter 103 changes to the level H, and the NMOS transistor 32 changes to the ON state. At this time, the output terminal DO is at the level L.
When the output node 21 of the level adjustment circuit 101 changes to the level H from the level L with a delay time t to the output node of the level adjustment circuit 100, the PMOS transistors 23 and 26 initially change to the OFF state and the NMOS transistor 24 changes to the ON state. Following this, the PMOS transistor 27 changes to the OFF state with the delay time t, and the NMOS transistors 25 and 28 change to the ON state. As a result, since the output nodes 12 and 21 change to the level L from the level H, the PMOS transistor 31 changes to the ON state from the OFF state and the NMOS transistor 32 changes to the OFF state from the ON state in that order. The output node 29, in the inverter 102, is discharged through an ON resistance of the NMOS transistors 24 and 25 connected in series. Thus, the changing time of the logic level of the output node 29 is delayed compared with a changing time of the logic level of the output node 30 of the inverter 103. That is to say, the output terminal DO changes to the level H from the level L when the PMOS transistor 31 is in the ON state after the NMOS transistor 32 changes to the OFF state.
Explanation of the function by which the output nodes 29 and 30 change to the level L from the level H at the same time is omitted, since it is readily understood from embodiment described above. In that case, the output node 30 in the inverter 103, is charged through the ON resistance of the PMOS transistors 26 and 27 connected in series. Thus, the time required for changing the logic level of the output node 30 is delayed compared with the logic level changing time of the output node 29 of the inverter 102. In other words, the output terminal DO changes to the level L from the level H when the PMOS transistor 31 changes to the ON state after the PMOS transistor 31 changes to the OFF state.
As shown above, according to the second preferred embodiment, the pull-up transistor (PMOS transistor 31) and the pull-down transistor (NMOS transistor 32) change to the ON state at the same time, and excess current flowing from VCC to GND may be avoided
The Third Preferred Embodiment
In order to explain how the data output circuit works, an example is explained where the output node 12 changes to the level H from the level L when the output terminal DO and the output node 21 of the level adjustment circuit 101 are at the level L. Since the PMOS transistor 23 is in the ON state and the NMOS transistor 24 is in the OFF state when the output node 12 of the level adjustment circuit 100 is at the level L, the output node 29 and the PMOS transistor 31 of the inverter 104 are at the level H and OFF state respectively. When the output node 12 of the level adjustment circuit 100 changes to the level H, the PMOS transistor 23 changes to the OFF state and the NMOS transistor 24 changes to the ON state. Since the PMOS transistor 33 and the NMOS transistor 25 change to the ON state and the NMOS transistor 34 changes to the OFF state, the output node 29 is pulled down through the PMOS transistor 33 and NMOS transistors 24 and 25. Since the lower the electric potential level is, the higher the ON resistance value of the PMOS transistor 33 is, so the time required for change of the logic level is long. Electric discharge stops when the electric potential level approaches a threshold value of the PMOS transistor 33. Since the PMOS transistor 31 changes to the ON state and the output terminal DO changes to the level H from the level L as the electric potential level of the output node 29 decreases, the NMOS transistor 34 changes to the ON state and the output node 29 is lowered to the level L.
Furthermore, in this example, the output node 12 changes to the level H from the level L when the output terminal DO and the output node 12 of the level adjustment circuit 100 are at the level L. When the output node 12 of the level adjustment circuit 101 is at the level H, since the PMOS transistor 27 is in the OFF state and the NMOS transistor 28 is in the ON state, the output node 30 of the inverter 105 is at the level L and the NMOS transistor 32 is in the OFF state. When the output node 21 of the level adjustment circuit 101 changes to the level L, the PMOS transistor 27 changes to the ON state and the NMOS transistor 28 changes to the OFF state. Since the PMOS transistor 26 and the NMOS transistor 35 are in the ON state and the PMOS transistor 36 is in the OFF state, the output node 30 is pulled up through the PMOS transistors 26 and 27 and the NMOS transistor 35. Since the ON resistance value of the NMOS transistor 35 increases as the electric potential level increases, the time required for change of the logic level is long. Electric discharge stops when the electric potential level approaches a threshold value of the NMOS transistor 35. Since the NMOS transistor 32 changes to the ON state and the output terminal DO is lowered to the level L from the level H as the electric potential level increases, the PMOS transistor 36 changes to the ON state and the output node 30 is pulled up to the level H.
As shown in the above, according to he third embodiment, when the output terminal DO changes to the level H from the level L, since the time required for changing the logic level (at this time, changing from the level H to the level L) of the output node 29 of the inverter 104 is long, the rate of change of the current supplied by the PMOS transistor 31 is rapid. Malfunction of the device and inducing power source noise based on an inductance component being parasitic on a lead frame of a package or a bonding wire connecting the output terminal DO, VCC, and the outside terminal, may be avoided. It naturally follows that the same result is obtained when the output terminal DO changes from the level H to the level L.
The Fourth Preferred Embodiment
As shown in the above, according to the fourth embodiment, since the threshold value based on the substrate bias effect of the PMOS transistor 33 and the NMOS transistor 35 does not increase, it is possible to increase the electric potential difference between the gate electrode and the source electrode of both transistors. As a result, the time required for changing the logic level of the output terminal DO may be shortened even if the data output circuit operates using the low power source voltage.
Patent | Priority | Assignee | Title |
6774572, | Oct 26 2001 | LAPIS SEMICONDUCTOR CO , LTD | Drive circuit for driving a current-driven display unit |
6897618, | Oct 26 2001 | LAPIS SEMICONDUCTOR CO , LTD | Drive circuit for driving a current driven display unit |
6930518, | Feb 18 2003 | Samsung Electronics, Co., Ltd. | Level shifter having low peak current |
6952083, | Oct 26 2001 | LAPIS SEMICONDUCTOR CO , LTD | Drive circuit for driving a current-driven display unit |
Patent | Priority | Assignee | Title |
4978870, | Jul 19 1989 | INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE, NO 195, SEC 4, CHUNG-HSING RD , CHU-TUNG, HSIN CHU 31015, TAIWAN, REP OF CHINA | CMOS digital level shifter circuit |
5144165, | Dec 14 1990 | International Business Machines Corporation; INTERNATIONAL BUSINESS MACHINES CORPORATION A CORP OF NY | CMOS off-chip driver circuits |
5285117, | Oct 09 1991 | Mitsubishi Denki Kabushiki Kaisha | Output circuit with output enabling inputs |
5644265, | May 01 1995 | GLOBALFOUNDRIES Inc | Off-chip driver for mixed voltage applications |
5723987, | Jun 06 1996 | Intel Corporation | Level shifting output buffer with p channel pulldown transistors which are bypassed |
5748024, | Feb 22 1995 | Fujitsu Limited | Level convertor |
5831449, | Feb 16 1994 | Kabushiki Kaisha Toshiba | Output circuit for use in a semiconductor integrated circuit |
EP926830, | |||
WO9815060, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 28 2000 | CHO, SHIZUO | OKI ELECTRIC INDUSTRY CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010641 | /0719 | |
Mar 20 2000 | Oki Electric Industry Co. Inc. | (assignment on the face of the patent) | / | |||
Oct 01 2008 | OKI ELECTRIC INDUSTRY CO , LTD | OKI SEMICONDUCTOR CO , LTD | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 022399 | /0969 | |
Oct 03 2011 | OKI SEMICONDUCTOR CO , LTD | LAPIS SEMICONDUCTOR CO , LTD | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 032495 | /0483 |
Date | Maintenance Fee Events |
Apr 03 2003 | ASPN: Payor Number Assigned. |
Mar 13 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 18 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 09 2014 | REM: Maintenance Fee Reminder Mailed. |
Oct 01 2014 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 01 2005 | 4 years fee payment window open |
Apr 01 2006 | 6 months grace period start (w surcharge) |
Oct 01 2006 | patent expiry (for year 4) |
Oct 01 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 01 2009 | 8 years fee payment window open |
Apr 01 2010 | 6 months grace period start (w surcharge) |
Oct 01 2010 | patent expiry (for year 8) |
Oct 01 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 01 2013 | 12 years fee payment window open |
Apr 01 2014 | 6 months grace period start (w surcharge) |
Oct 01 2014 | patent expiry (for year 12) |
Oct 01 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |