A semiconductor device for esd protection is provided. The semiconductor device includes a plurality of transistors having a multi-fingered structure, a plurality of multilayer interconnections separated from one another, formed in proportion to the number of common drain regions of the transistors, and connected to the common drain regions of each of the transistors; a pad conductive layer formed on the multilayer interconnections; and a plurality of contact plugs for connecting interconnections of the multilayer interconnections to one another and for connecting the multilayer interconnections to the pad conductive layer so that a current flowing in the common drain regions of the transistors may pass only through the multilayer interconnections connected to the common drain regions and may flow into the pad conductive layer. Parasitic bipolar transistors of all MOSFETs having the multi-fingered structure are turned on, thereby flowing a high current during an esd event.
|
1. A semiconductor device for esd protection comprising:
a plurality of transistors having a multi-fingered structure; a plurality of multilayer interconnections separated from one another, formed in proportion to a number of common drain regions of the transistors, and connected to the common drain regions of each of the transistors; a pad conductive layer formed on the multilayer interconnections; and a plurality of contact plugs for connecting interconnections of the multilayer interconnections to one another and for connecting the multilayer interconnections to the pad conductive layer so that a current flowing in the common drain regions of the transistors may pass only through the multilayer interconnections connected to the common drain regions and may flow into the pad conductive layer.
2. The semiconductor device for esd protection of
3. The semiconductor device for esd protection of
4. The semiconductor device for esd protection of
5. The semiconductor device for esd protection of
6. The semiconductor device for esd protection of
7.The semicomductor device for esd protection of 8.The semiconductor device for esd protection of claim 7, wherein the silicide is one of cobalt silicide and tungsten silicide. |
1. Field of the Invention
The present invention relates to a semiconductor device, and more particularly, to a semiconductor device for electrostatic discharge (ESD) protection.
2. Description of the Related Art
A metal oxide semiconductor field effect transistor (MOSFET) is a device which is very effective against electrostatic discharge. The MOSFET provides a discharge path for a large current between a source and a drain due to a parasitic bipolar transistor turned on during an ESD event, thereby protecting a circuit from a large external signal.
ESD protection for the MOSFET is based on a snap-back mechanism and will be described below with reference to
The above-mentioned NMOSFET for ESD protection may have a multi-fingered structure so as to handle a large ESD current. In particular, an NMOSFET having a long gate must be used in an input/output (I/O) interface block because of parasitic resistance, inductance, and capacitance existing in a cable for connecting a board on which a package and a chip are mounted, a chip, and an external system to one another. Moreover, an NMOSFET having the multi-fingered structure is used to realize the NMOSFET in a predetermined area more effectively.
However, when the NMOSFETs having the multi-fingered structure are used for ESD protection, it is important that the NMOSFETs be turned on simultaneously. A reason why the MOSFETs are not turned on simultaneously in these prior art devices will be described with reference to FIG. 3.
Non-simultaneous turn-ons of the NMOSFETs having the multi-fingered structure causes serious problems for the discharge characteristics of the NMOSFET having a silicide layer, which is formed on the source and drain regions of each transistor so as to guarantee high-speed operation of the transistor by increasing a saturation current of the transistor and by reducing the parasitic resistance and capacitance. This will be described with reference to FIG. 4A.
As one method for solving these problems, a suicide layer 340' of source and drain regions 320 and 330 is formed at a predetermined interval W1 from gate electrode sidewalls 350, thereby dispersing the current density of the junction, as shown in FIG. 4B. However, the method has other problems. First, a separate mask (not shown) is required to the source and drain regions 320 and 330 regions for selective formation of the silicide layer, thus complicating the process. Second, it is difficult to perform a high-speed operation due to an increase in parasitic resistance of the source and drain regions 320 and 330. Also, in a case where the SALICIDE process for the source and drain regions 320 and 330 is performed simultaneously with the SALICIDE process of the gate electrode 340, it is difficult to obtain a process margin for formation of the mask (not shown).
Meanwhile, as another method for solving these problems, a discharge area can be increased by increasing the area of source and drain junctions 380, as shown in FIG. 4C. However, in this method, performance of the transistor due to the increase in parasitic resistance deteriorates, and there are limitations to an increase in the discharge area, and thus the change in ESD characteristics is small. As described above, unexplained reference numerals in
To solve the above problems, it is an objective of the present invention to provide a semiconductor device for ESD protection capable of improving discharge efficiency by increasing "on" resistance of a MOSFET having a multi-fingered structure.
Accordingly, there is provided in accordance with the invention a semiconductor device for ESD protection. The semiconductor device for ESD protection includes a plurality of transistors having a multi-fingered structure, a plurality of multilayer interconnections separated from one another, formed in proportion to the number of common drain regions of the transistors, and connected to the common drain regions of each of the transistors, a pad conductive layer formed on the multilayer interconnections, and a plurality of contact plugs for connecting interconnections of the multilayer interconnections to one another and for connecting the multilayer interconnections to the pad conductive layer so that a current flowing the common drain regions of the transistors may pass only through the multilayer interconnections connected to the common drain regions and may flow into the pad conductive layer.
In one embodiment, the multilayer interconnections are formed of Al, Cu, or an alloy of Al and Cu, and the pad conductive layer is formed of Al, Cu, or an alloy of Al and Cu.
It is preferable that the gate electrodes and source/drain regions of the transistors include silicide formed by a self-aligned silicide (SALICIDE) process, and the silicide is one of cobalt silicide and tungsten silicide.
It is preferable that the number of the multilayer interconnections is the same as the number of common drain regions of the transistors having the multi-fingered structure.
According to an embodiment of the present invention, interconnections of each layer forming the multilayer interconnections may have a stripe pattern. Also, according to another embodiment of the present invention, the multilayer interconnections may include sequentially stacked first and second interconnection layers comprising interconnections that are isolated island-shaped patterns in each layer forming the multilayer interconnections, and the first and second interconnection layers may be connected to the plurality of contact plugs so that current flowing the interconnections may pass through the plurality of isolated islandshaped patterns of the first and second interconnection layers and may flow into the pad conductive layer.
The foregoing and other objects, features and advantages of the invention will be apparent from the following more particular description of preferred embodiments of the invention, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention.
FIGS, 7A and 7B illustrate an example of multilayer interconnections applied to the bonding pad structure according to a second embodiment of the present invention.
Referring to
The multilayer interconnections M1, M2, . . . , M6 are comprised of a plurality of interconnection layers, and the number of layers of the multilayer interconnections may be arbitrarily determined, or may be determined by the number of interconnection layers formed around the bonding pad structure. In one embodiment, the multilayer interconnections are formed of three interconnection layers.
With regard to the multilayer interconnections formed of three interconnection layers, the bonding pad structure of
A SiO2-based oxide layer in which a chemical vapor deposition (CVD) process is performed, or an interlevel dielectric (ILD) film 460 such as a SiO2-based glass layer formed by a spin on glass (SOG) method, is formed on a semiconductor substrate 400. A first interconnection layer L1 is formed in the ILD film 460. Interconnection patterns LP1 of the first interconnection layer L1 are each comprised of a separated stripe-shaped interconnection pattern. The first interconnection layer L1 is connected to the drain regions D1, D2, . . . , D6 of the NMOSFET having the multi-fingered structure of
The contact plugs C1, C2, and C3 for connecting the interconnection layers L1, L2, and L3 may be formed of a proper number for each layer. That is, the proper number of the contact plugs C1, C2, and C3 may be formed so that "on" resistance may be maintained within a proper range such that the MOSFET is not destroyed when it is first turned on. This is achieved by controlling the resistance of the interconnection patterns LP1, LP2, and LP3 on each layer connected to the drain regions D1, D2, . . . , D6 of
The contact plugs C1, C2, and C3 may be crossed to obtain a resistance path in each interconnection layer. For example, the first contact plug C1 and the second contact plug C2 may be formed so that the second interconnection layer L2 may be used as the resistance path by obtaining a predetermined interval W2 when the first contact plug C1 and the second contact plug C2 are projected onto the semiconductor substrate.
In the semiconductor device for ESD protection of the present invention, the multilayer interconnections M1, M2, . . . , M6 under the pad conductive layer 450 are separated from one another. In the above structure, "on" resistance of the parasitic bipolar transistor is increased so that the multilayer interconnections M1, M2, . . . , M6 and the contact plugs C1, C2, and C3 for connecting the multilayer interconnections M1, M2, . . . , M6 may function as resistance by flowing current, which is discharged when the parasitic bipolar transistor of the MOSFET having the multi-fingered structure is turned on during an ESD event, into the drain regions of the MOSFET. Thus, even if the parasitic bipolar transistor of an MOSFET having the multi-fingered structure is not turned on simultaneously, a large current can still be flowed by turning on the parasitic bipolar transistor of all MOSFETs having the multi-fingered structure such that a time interval for turning on neighboring MOSFETs may be obtained by increasing "on" resistance of the MOSFET first turned on.
Since each of the multilayer interconnections in the embodiment is connected in parallel to the pad conductive layer, as the number of the multilayer interconnections increases, the total resistance, including the resistance of the multilayer interconnections and the resistance of the pad conductive layer, decreases. Thus, after an initial turn-on, as the number of parasitic bipolar transistors that is turned on increases, the total "on" resistance is reduced, thereby allowing a large current to flow.
FIGS, 7A and 7B are plan views illustrating two-layer interconnection patterns for forming the multilayer interconnections of the present invention. Referring to
A resistance larger than that for the separated stripe-shaped interconnection pattern can be obtained by the arrangement of the above-mentioned patterns. Thus, the method can be applied to increase "on" resistance in a case where the number of the interconnection layers of the multilayer interconnections is definite, for example, in a case where the interconnection layers having more than two layers cannot be used.
According to the present invention, due to the bonding pad structure having multilayer interconnections that are separated from one another, the contact plugs for connecting the interconnection layers and the multilayer interconnections function as resistance, thereby increasing the "on" resistance of the parasitic bipolar transistor. Thus, a large current can be obtained by turning on the parasitic bipolar transistor of all MOSFETs having the multi-fingered structure such that a time interval for turning on neighboring MOSFETs may be obtained by increasing "on" resistance of the MOSFET firstly turned on.
While this invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made thereto without departing from the spirit and scope of the invention as defined by the appended claims.
Patent | Priority | Assignee | Title |
6762466, | Apr 11 2002 | United Microelectronics Corp. | Circuit structure for connecting bonding pad and ESD protection circuit |
6898062, | Jul 05 2001 | Sofics BVBA | Electrostatic discharge (ESD) protection device with simultaneous and distributed self-biasing for multi-finger turn-on |
6927457, | Apr 11 2002 | United Microelectronics Corp. | Circuit structure for connecting bonding pad and ESD protection circuit |
7402846, | Oct 20 2005 | Atmel Corporation | Electrostatic discharge (ESD) protection structure and a circuit using the same |
7518192, | Nov 10 2004 | Taiwan Semiconductor Manufacturing Company, Ltd. | Asymmetrical layout structure for ESD protection |
7848070, | Oct 20 2005 | Atmel Corporation | Electrostatic discharge (ESD) protection structure and a circuit using the same |
Patent | Priority | Assignee | Title |
5898206, | Dec 26 1996 | TESSERA ADVANCED TECHNOLOGIES, INC | Semiconductor device |
6037636, | May 19 1998 | National Semiconductor Corporation | Electrostatic discharge protection circuit and method |
6153913, | Jun 30 1999 | United Microelectronics Corp. | Electrostatic discharge protection circuit |
6376881, | Nov 18 1999 | LAPIS SEMICONDUCTOR CO , LTD | Protective element formed in an SOI substrate for preventing a breakdown in an oxide film located below a diffused resistor |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 25 2001 | KWON, KYU-HYUNG | SAMSUNG ELECTRONICS, CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012368 | /0334 | |
Nov 13 2001 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 04 2004 | ASPN: Payor Number Assigned. |
Mar 17 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 01 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 02 2010 | ASPN: Payor Number Assigned. |
Apr 02 2010 | RMPN: Payer Number De-assigned. |
Mar 26 2014 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 08 2005 | 4 years fee payment window open |
Apr 08 2006 | 6 months grace period start (w surcharge) |
Oct 08 2006 | patent expiry (for year 4) |
Oct 08 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 08 2009 | 8 years fee payment window open |
Apr 08 2010 | 6 months grace period start (w surcharge) |
Oct 08 2010 | patent expiry (for year 8) |
Oct 08 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 08 2013 | 12 years fee payment window open |
Apr 08 2014 | 6 months grace period start (w surcharge) |
Oct 08 2014 | patent expiry (for year 12) |
Oct 08 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |