Structures and method for programmable memory address and decode circuits with ultra thin vertical body transistors are provided. The memory address and decode circuits includes a number of address lines and a number of output lines such that the address lines and the output lines form an array. A number of vertical pillars extend outwardly from a semiconductor substrate at intersections of output lines and address lines. Each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer. A number of single crystalline ultra thin vertical floating gate transistors that are selectively disposed adjacent the number of vertical pillars. Each single crystalline vertical floating gate transistor includes an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer, an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer, and an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions. A floating gate opposes the ultra thin single crystalline vertical body region. Each of the number of address lines is disposed between rows of the pillars and opposes the floating gates of the single crystalline vertical floating gate transistors for serving as a control gate.
|
24. A memory address decoder, comprising:
a number of address lines; a number of output lines; wherein the address lines, and the output lines form an array; a number of vertical pillars extending outwardly from a semiconductor substrate at intersections of output lines and address lines, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer; a pair of single crystalline ultra thin vertical floating gate transistors along opposing sides of each pillar, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer; an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer; and an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; a floating gate opposing the vertical body region and separated therefrom by a gate oxide; and wherein each of the number of address lines is disposed in a trench between rows of the pillars and is shared as a control gate for addressing floating gates on opposing sides of the trench in column adjacent pillars.
19. A decode circuit for a semiconductor memory, comprising:
a number of address lines; a number of output lines; wherein the address lines, and the output lines form an array; a number of vertical pillars extending outwardly from a semiconductor substrate at intersections of output lines and address lines, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer; a pair of single crystalline ultra thin vertical floating gate transistors formed opposing sides of each pillar, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer; an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer; an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; and a floating gate opposing the vertical body region in a trench and separated therefrom by a tunnel oxide; and wherein each of the number of address lines is disposed between rows of the pillars and is shared as a control gate for addressing floating gates on opposing sides of the trench in column adjacent pillars.
29. An address decode circuit, comprising:
a number of address lines; a number of data lines that are selectively coupled to the address lines; wherein the address lines and the data lines form an array; and a number of single crystalline ultra thin vertical floating gate transistors that are selectively disposed at intersections of data lines and address lines, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region; an ultra thin single crystalline vertical second source/drain region; an ultra thin single crystalline vertical body region which couples the first and the second source/drain regions; and a floating gate opposing the vertical body region and separated therefrom by a gate oxide; wherein each of the number of data lines is coupled to the second source/drain region in column adjacent pillars; and wherein the number of address lines integrally form control lines opposing the floating gates of the single crystalline ultra thin vertical floating gate transistors such that the single crystalline ultra thin vertical floating gate transistors implement a logic function that selects a data line responsive to an address provided to the address lines and a charge stored on the floating gates.
50. A electronic system, comprising:
a processor; and a memory device coupled to the processor, wherein the memory device includes a memory address decoder comprising: a number of address lines; a number of output lines; wherein the address lines, and the output lines form an array; a number of vertical pillars extending outwardly from a semiconductor substrate at intersections of output lines and address lines, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer; a pair of single crystalline ultra thin vertical floating gate transistors along opposing sides of each pillar, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer; an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer; and an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; a floating gate opposing the vertical body region and separated therefrom by a gate oxide; and wherein each of the number of address lines is disposed in a trench between rows of the pillars and is shared as a control gate for addressing floating gates on opposing sides of the trench in column adjacent pillars. 45. A electronic system, comprising:
a processor; and a memory device coupled to processor, wherein the memory device includes a programmable memory address decoder comprising: a number of address lines; a number of output lines; wherein the address lines, and the output lines form an array; a number of vertical pillars extending outwardly from a semiconductor substrate at intersections of output lines and address lines, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer; a pair of single crystalline ultra thin vertical floating gate transistors formed on opposing sides of each pillar, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer; an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer; an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; and a floating gate opposing the vertical body region in a trench and separated therefrom by a tunnel oxide; and wherein each of the number of address lines is disposed between rows of the pillars and is shared as a control gate for addressing floating gates on opposing sides of the trench in column adjacent pillars. 33. A memory device, comprising:
an array of wordlines and complementary bit line pairs; a number of memory cells that are each addressably coupled at intersections of a word line with a bit line of a complementary bit line pair; a row decoder that is coupled to the wordlines so as to implement a logic function that selects one of the wordlines responsive to an address provided to the row decoder on a number of first address lines; a number of sense amplifiers, each coupled to a complementary pair of bit lines; a column decoder that is coupled to the sense amplifiers so as to implement a logic function that selects one of the complementary pairs of bit lines responsive to an address provided to the column decoder on a number of second address lines; and wherein the row decoder comprises an array of single crystalline ultra thin vertical floating gate transistors that are selectively coupled to implement a logic function that selects a wordline based on addresses supplied on the number of first address lines, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region; an ultra thin single crystalline vertical second source/drain region; an ultra thin single crystalline vertical body region which couples the first and the second source/drain regions a floating gate opposing the vertical body region and separated therefrom by a gate oxide. 1. A decoder for a memory device, comprising:
a number of address lines; a number of output lines; wherein the address lines, and the output lines form an array; and a number of vertical pillars extending outwardly from a semiconductor substrate at intersections of output lines and address lines, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer; a number of single crystalline ultra thin vertical floating gate transistors that are selectively disposed adjacent the number of vertical pillars, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer; an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer; and an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; and a floating gate opposing the ultra thin single crystalline vertical body region; a plurality of buried source lines formed of single crystalline semiconductor material and disposed below the pillars in the array for interconnecting with the first contact layer of pillars in the array; and wherein each of the number of address lines is disposed between rows of the pillars and opposes the floating gates of the single crystalline vertical floating gate transistors and serves as a control gate.
8. A decoder for a memory device, comprising:
a number of address lines; a number of output lines; wherein the address lines, and the output lines form an array; a number of vertical pillars extending outwardly from a semiconductor substrate at intersections of output lines and address lines, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer; a number of single crystalline ultra thin vertical floating gate transistors that are disposed adjacent the number of vertical pillars, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer; an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer; and an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; wherein a horizontal junction depth for the first and the second ultra thin single crystalline vertical source/drain regions is much less than a vertical length of the ultra thin single crystalline vertical body region; and a floating gate opposing the vertical body region and separated therefrom by a gate oxide; a plurality of buried source lines formed of single crystalline semiconductor material and disposed below the pillars in the array for interconnecting with the first contact layer of pillars in the array; and wherein each of the number of address lines is disposed between rows of the pillars and opposes the floating gates of the single crystalline vertical floating gate transistors for serving as a control gate.
14. A programmable decode circuit for a semiconductor memory, comprising:
a number of address lines; a number of output lines; wherein the address lines, and the output lines form an array; a number of vertical pillars extending outwardly from a semiconductor substrate at intersections of output lines and address lines, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer; a pair of single crystalline ultra thin vertical floating gate transistors formed along opposing sides of each pillar, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer; an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer; and an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; wherein a surface space charge region for the single crystalline vertical transistor scales down as other dimensions of the transistor scale down; and a floating gate opposing the vertical body region and separated therefrom by a gate oxide, and wherein the floating gate is formed in a trench between rows of the number of pillars and is shared between the ultra thin single crystalline vertical floating gate transistors that are adjacent the trench in column adjacent pillars; a plurality of buried source lines formed of single crystalline semiconductor material and disposed below the pillars in the array for interconnecting with the first contact layer of pillars in the array; and wherein each of the number of address lines is disposed between rows of the pillars and opposes the floating gates of the single crystalline vertical floating gate transistors for serving as a control gate.
40. An electronic system, comprising:
a processor; and a memory device coupled to processor, wherein the memory device includes a programmable decoder comprising: a number of address lines; a number of output lines; wherein the address lines, and the output lines form an array; a number of vertical pillars extending outwardly from a semiconductor substrate at intersections of output lines and address lines, wherein each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer; a pair of single crystalline ultra thin vertical floating gate transistors formed along opposing sides of each pillar, wherein each single crystalline vertical floating gate transistor includes; an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer; an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer; and an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions; wherein a surface space charge region for the single crystalline vertical transistor scales down as other dimensions of the transistor scale down; and a floating gate opposing the vertical body region and separated therefrom by a gate oxide, and wherein the floating gate is formed in a trench between rows of the number of pillars and is shared between the ultra thin single crystalline vertical floating gate transistors that are adjacent the trench in column adjacent pillars; a plurality of buried source lines formed of single crystalline semiconductor material and disposed below the pillars in the array for interconnecting with the first contact layer of pillars in the array; and wherein each of the number of address lines is disposed between rows of the pillars and opposes the floating gates of the single crystalline vertical floating gate transistors for serving as a control gate. 2. The decoder of
3. The decoder of
4. The decoder of
5. The decoder of
7. The decoder of
9. The decoder of
10. The decoder of
11. The decoder of
12. The decoder of
13. The decoder of
15. The programmable decode circuit of
16. The programmable decode circuit of
17. The programmable decode circuit of
18. The programmable decode circuit of
20. The decode circuit of
21. The decode circuit of
22. The decode circuit of
23. The decode circuit of
25. The memory address decoder of
26. The memory address decoder of
27. The memory address decoder of
28. The memory address decoder of
30. The address decode circuit of
31. The address decode circuit of
32. The address decode circuit of
34. The memory device of
35. The memory device of
36. T he memory device of
37. The memory device of
38. The memory device of
an ultra thin single crystalline vertical first source/drain region; an ultra thin single crystalline vertical second source/drain region; an ultra thin single crystalline vertical body region which couples the first and the second source/drain regions; and a floating gate opposing the vertical body region and separated therefrom by a gate oxide.
39. The memory device of
41. The electronic system of
42. The electronic system of
43. The electronic system of
44. The electronic system of
46. The electronic system of
47. The electronic system of
48. The electronic system of
49. The electronic system of
51. The electronic system of
52. The electronic system of
53. The electronic system of
54. The electronic system of
|
This application is related to the following co-pending, commonly assigned U.S. patent applications: "Open Bit Line DRAM with Ultra Thin Body Transistors," Ser. No. 09/780,125, "Folded Bit Line DRAM with Ultra Thin Body Transistors," Ser. No. 09/780,130, "Programmable Logic Arrays with Ultra Thin Body Transistors," Ser. No. 09/780,087, "Memory Address and Decode Circuits with Ultra Thin Body Transistors," Ser. No. 09/780,144, "In Service Programmable Logic Arrays with Ultra Thin Body Transistors," Ser. No. 09/780,129, and "Flash Memory with Ultra Thin Vertical Body Transistors," Ser. No. 09/780,169, which are filed on even date herewith and each of which disclosure is herein incorporated by reference.
The present invention relates generally to integrated circuits, and in particular to Flash memory with ultra thin vertical body transistors.
Modern electronic systems typically include a data storage device such as a dynamic random access memory (DRAM), static random access memory (SRAM), video random access memory (VRAM), erasable programmable read only memory (EPROM), flash memory, or other conventional memory device. As these systems become more sophisticated, they require more and more memory in order to keep pace with the increasing complexity of software based applications that run on the systems. Thus, as the technology relating to memory devices has evolved, designers have tried to increase the density of the components of the memory device. For example, the electronics industry strives to decrease the size of memory cells that store the data in the memory device. This allows a larger number of memory cells to be fabricated without substantially increasing the size of the semiconductor wafer used to fabricate the memory device.
Memory devices store data in vast arrays of memory cells. Essentially, the cells are located at intersections of wordlines and bitlines (rows and columns of an array). Each cell conventionally stores a single bit of data as a logical "1" or a logical "0" and can be individually accessed or addressed. Conventionally, each cell is addressed using two multi-bit numbers. The first multi-bit number, or row address, identifies the row of the memory array in which the memory cell is located. The second multi-bit number, or column address, identifies the column of the memory array in which the desired memory cell is located. Each row address/column address combination corresponds to a single memory cell.
To access an individual memory cell, the row and column addresses are applied to inputs of row and column decoders, respectively. Conventionally, row and column decoders are fabricated using programmable logic arrays. These arrays are configured so as to select desired word and bit lines based on address signals applied to the inputs of the array. As with the array of memory cells, the decoder arrays use a portion of the surface area of the semiconductor wafer. Thus, designers also strive to reduce the surface area required for the decoder arrays.
Memory devices are fabricated using photolithographic techniques that allow semiconductor and other materials to be manipulated to form integrated circuits as is known in the art. These photolithographic techniques essentially use light that is focussed through lenses and masks to define patterns in the materials with microscopic dimensions. The equipment and techniques that are used to implement this photolithography provide a limit for the size of the circuits that can be formed with the materials. Essentially, at some point, the lithography cannot create a fine enough image with sufficient clarity to decrease the size of the elements of the circuit. In other words, there is a minimum dimension that can be achieved through conventional photolithography. This minimum dimension is referred to as the "critical dimension" (CD) or minimum "feature size" (F) of the photolithographic process. The minimum feature size imposes one constraint on the size of the components of a memory device, including the decoder array. In order to keep up with the demands for higher capacity memory devices, designers search for other ways to reduce the size of the components of the memory device, including the decoder array.
As the density requirements become higher and higher in gigabit DRAMs and beyond, it becomes more and more crucial to minimize device area. The NOR address decode circuit is one example of an architecture for row and column decoders.
Flash memory cells are one possible solution for high density memory requirements. Flash memories include a single transistor, and with high densities would have the capability of replacing hard disk drive data storage in computer systems. This would result in delicate mechanical systems being replaced by rugged, small and durable solid-state memory packages, and constitute a significant advantage in computer systems. What is required then is a flash memory with the highest possible density or smallest possible cell area.
The continuous scaling, however, poses problems even for flash memories since the single transistor in the flash memory has the same design rule limitations of conventional MOSFET technology. That is, the continuous scaling to the deep sub-micron region where channel lengths are less than 0.1 micron, 100 nm, or 1000 Å causes significant problems in the conventional transistor structures. As shown in
Therefore, there is a need in the art to provide improved flash memory densities while avoiding the deleterious effects of short-channel effects such as drain-induced barrier lowering; threshold voltage roll off, and sub-threshold conduction, increased leakage and reduced carrier mobility. At the same time charge storage retention time must be maintained.
The above mentioned problems with memory address and decode circuits and other problems are addressed by the present invention and will be understood by reading and studying the following specification. Systems and methods are provided for programmable memory address and decode circuits with ultra thin vertical body transistors where the surface space charge region scales down as other transistor dimensions scale down.
In one embodiment of the present invention, a programmable memory decoder is provided. The memory programmable memory decoder includes a number of address lines and a number of output lines such that the address lines and the output lines form an array. A number of vertical pillars extend outwardly from a semiconductor substrate at intersections of output lines and address lines. Each pillar includes a single crystalline first contact layer and a second contact layer separated by an oxide layer. A number of single crystalline ultra thin vertical floating gate transistors that are selectively disposed adjacent the number of vertical pillars. Each single crystalline vertical floating gate transistor includes an ultra thin single crystalline vertical first source/drain region coupled to the first contact layer, an ultra thin single crystalline vertical second source/drain region coupled to the second contact layer, and an ultra thin single crystalline vertical body region which opposes the oxide layer and couples the first and the second source/drain regions. A floating gate opposing the ultra thin single crystalline vertical body region. Each of the number of address lines is disposed between rows of the pillars and opposes the floating gates of the single crystalline vertical floating gate transistors for serving as a control gate.
These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.
In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. The embodiments are intended to describe aspects of the invention in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and changes may be made without departing from the scope of the present invention. In the following description, the terms wafer and substrate are interchangeably used to refer generally to any structure on which integrated circuits are formed, and also to such structures during various stages of integrated circuit fabrication. Both terms include doped and undoped semiconductors, epitaxial layers of a semiconductor on a supporting semiconductor or insulating material, combinations of such layers, as well as other such structures that are known in the art. The following detailed description is not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims.
According to embodiments of the present invention, the ultra thin single crystalline vertical transistor 210 includes a transistor having a vertical length of less than 100 nanometers and a horizontal width of less than 10 nanometers. Thus, in one embodiment, the ultra thin single crystalline vertical body region 212 includes a channel having a vertical length (L) of less than 100 nanometers. Also, the ultra thin single crystalline vertical body region 212 has a horizontal width (W) of less than 10 nanometers. And, the ultra thin single crystalline vertical first source/drain region 214 and an ultra thin single crystalline vertical second source/drain region 216 have a horizontal width of less than 10 nanometers. According to the teachings of the present invention, the ultra thin single crystalline vertical transistor 210 is formed from solid phase epitaxial growth.
As one of ordinary skill in the art will understand upon reading this disclosure, the ultra thin single crystalline vertical transistors with ultra thin bodies of the present invention provide a surface space charge region which scales down as other transistor dimensions scale down. This structure of the invention facilitates increasing density and design rule demands while suppressing short-channel effects such as drain-induced barrier lowering; threshold voltage roll off, and sub-threshold conduction.
An n-channel type transistor is shown in the embodiment of FIG. 2. However, one of ordinary skill in the art will further understand upon reading this disclosure that the conductivity types described herein can be reversed by altering doping types such that the present invention is equally applicable to include structures having ultra thin vertically oriented single crystalline p-channel type transistors. The invention is not so limited.
Next, a thin silicon dioxide layer (SiO2) 318 of approximately 10 nm is deposited on the second contact layer 316. A thicker silicon nitride layer (Si3N4) 320 of approximately 100 nm in thickness is deposited on the thin silicon dioxide layer (SiO2) 318 to form pad layers, e.g. layers 318 and 320. These pad layers 318 and 320 can be deposited using any suitable technique such as by chemical vapor deposition (CVD).
A photoresist is applied and selectively exposed to provide a mask for the directional etching of trenches 325, such as by reactive ion etching (RIE). The directional etching results in a plurality of column bars 330 containing the stack of nitride layer 320, pad oxide layer 318, second contact layer 316, oxide layer 314, and first contact layer 312. Trenches 325 are etched to a depth that is sufficient to reach the surface 332 of substrate 310, thereby providing separation between conductively doped bit lines 302. The photoresist is removed. Bars 330 are now oriented in the direction of bit lines 302, e.g. column direction. In one embodiment, bars 330 have a surface line width of approximately one micron or less. The width of each trench 325 can be approximately equal to the line width of bars 330. The structure is now as appears in FIG. 3A.
In
In
The next sequence of process steps is described in connection with FIG. 5C. At this point another masking step, as the same has been described above, can be employed to isotropically etch the polysilicon 545 off of some of the sidewalls 550 and leave polysilicon 545 only on one sidewall of the pillars 540-1 and 540-2 if this is required by some particular configuration, e.g. forming ultra thin body transistors only on one side of pillars 540-1 and 540-2.
In
As shown in
As one of ordinary skill in the art will understand upon reading this disclosure, drain and source regions, 551 and 552 respectively, have been formed in an ultrathin single crystalline film 546 to form a portion of the ultra thin single crystalline vertical transistors, or ultra thin body transistors, according to the teachings of the present invention. The ultrathin single crystalline film 546 now includes an ultra thin single crystalline vertical first source/drain region 551 coupled to the first contact layer 512 and an ultra thin single crystalline vertical second source/drain region 552 coupled to the second contact layer 516. An ultra thin p-type single crystalline vertical body region 553 remains along side of, or opposite, the oxide layer 514 and couples the first source/drain region 551 to the second source/drain region 552. In effect, the ultra thin p-type single crystalline vertical body region 553 separates the drain and source regions, 551 and 552 respectively, and can electrically couple the drain and source regions, 551 and 552, when a channel is formed therein by an applied potential. The drain and source regions, 551 and 552 respectively, and the ultra thin body region 553 are formed of single crystalline material by the lateral solid phase epitaxial regrowth which occurs in the annealing step.
The dimensions of the structure now include an ultra thin single crystalline body region 553 having a vertical length of less than 100 nm in which a channel having a vertical length of less than 100 nm can be formed. Also, the dimensions include drain and source regions, 551 and 552 respectively, having a junction depth defined by the horizontal thickness of the ultrathin single crystalline film 546, e.g. less than 10 nm. Thus, the invention has provided junction depths which are much less than the channel length of the device and which are scalable as design rules further shrink. Further, the invention has provided a structure for transistors with ultra thin bodies so that a surface space charge region in the body of the transistor scales down as other transistor dimensions scale down. In effect, the surface space charge region has been minimized by physically making the body region of the MOSFET ultra thin, e.g. 10 nm or less.
One of ordinary skill in the art will further understand upon reading this disclosure that the conductivity types described herein can be reversed by altering doping types such that the present invention is equally applicable to include structures having ultra thin vertically oriented single crystalline p-channel type transistors. The invention is not so limited. From the process descriptions described above, the fabrication process can continue to form a number of different horizontal and vertical gate structure embodiments in the trenches 530 as described in connection with the Figures below.
Next, in
As one of ordinary skill in the art will understand upon reading this disclosure, contacts can be formed to the second contact layer 616 on top of the pillars 640-1 and 640-2 to continue with row or word address line 664 formation and standard BEOL processes. These methods can include conventional contact hole, terminal metal and inter level insulator steps to complete wiring of the cells and peripheral circuits.
Alternatively, the above sequence of fabrication could have been followed minus the replacement gate steps. In this alternative embodiment, the process would have again begun with a structure similar to that shown in FIG. 5C. However, in
As shown in
As one of ordinary skill in the art will understand upon reading this disclosure, contacts can be formed to the second contact layer 716 on top of the pillars 740-1 and 740-2 to continue with row or word address line 764 formation and standard BEOL processes. These methods can include conventional contact hole, terminal metal and inter level insulator steps to complete wiring of the cells and peripheral circuits.
As shown in
As one of ordinary skill in the art will understand upon reading this disclosure, contacts can be formed to the second contact layer 816 on top of the pillars 840-1 and 840-2 to continue with row or word address line 864 formation and standard BEOL processes. These methods can include conventional contact hole, terminal metal and inter level insulator steps to complete wiring of the cells and peripheral circuits.
In this embodiment, each of the row lines 914 acts as a NOR gate for the address lines A1 through A3 and inverse address lines, A1 through A3 that are connected to the row lines 914 through the thin oxide gate transistor, e.g. transistors 901-1, 901-2, . . . , 901-N, of the array. That is, row line R1 is maintained at a high potential, +VDD, in the positive logic NMOS decode array shown in
Again, the incoming address on each line is inverted and the combination of the original address and inverted or complemented values used to drive the gates of transistors in the decode array 900. The transistors 901-1, 901-2, . . . , 901-N in the array 900 are enhancement mode NMOS devices and depletion mode NMOS transistors are used as load devices 916. All voltages are positive in a simple NMOS circuit. This is a positive logic NOR decode array, the logic one state, "1" is the most positive voltage, +VDD, and the logic level zero, "0" is the least positive voltage or ground.
The transistors used in
The incoming address on each address line A1 through A3 is inverted and the combination of the original address on each address line A1 through A3 and inverted or complemented values on inverse address lines, A1 through A3, used to drive the gates of transistors 1001-1, 1001-2, . . . , 1001-N in the decode array 1000. The floating gate driver transistors, or logic cells, e.g. transistors 1001-1, 1001-2, . . . , 1001-N in the decode array 1000 are n-channel floating gate driver transistors.
In
For the decode circuit 1000 of the present invention, shown in
In one embodiment, as shown in
As has been shown and described above, these non volatile, floating gate driver transistors, e.g. transistors T1-T6, can be programmed to have two different conductivity states depending upon whether electrons are stored on the vertical floating gate. When a charge is stored on the vertical floating gate for any one of these floating gate driver transistors, e.g. transistors T1-T6, the floating gate transistor is effectively removed from the programmable memory address and decode circuits 1000 of the present invention. The implementation of these floating gate driver transistors, e.g. transistors T1-T6, in the decode circuit 1000 of the present invention, enables error correction for replacing a row, or column in the array as one of ordinary skill in the art will understand upon reading this disclosure.
According to the teachings of the present invention, it is desirable to have redundant row lines, e.g. redundant row line RD, available to replace or error correct for row lines 1014, which are determined defective or which have failed in the field. The present invention is usable to provide such error correction by replacing a row, or column, in a memory decode circuit 1000.
One of ordinary skill in the art will understand upon reading this disclosure that there can be more than one redundant row line, e.g. a RD2, RD3, etc. (not shown), and similarly more additional floating gate driver transistors, like transistors T1-T6, coupled thereto in order to enable multiple row error correction. One of ordinary skill in the art will further understand, upon reading this disclosure, the manner in which the additional floating gate driver transistors, T1-T6, formed according to the teachings of the present invention, can be selectively programmed in order to access, or select, redundant rows RD in replacement for any one of the output lines 1014 in the decode array 1000.
In summary, If electrons are stored on a vertical floating gate for one of the additional floating gate driver transistors, T1-T6, then when a high input signal is received on address lines A1 through A3 or inverse address lines, A1 through A3, the "programmed floating gate driver transistor, T1-T6, will remain "off." On the other hand, if there is no stored charge on the vertical floating gate for that particular floating gate driver transistors, T1-T6, then the floating gate driver transistors, T1-T6, will conduct when a high input signal is received on address lines A1 through A3 or inverse address lines, A1 through A3 associated with that floating gate driver transistor. If the floating gate driver transistors, T1-T6, have no charge stored on the vertical floating gate they will function as normal inverters for the decode circuit 1000. Conversely, if there is a charge stored charge on the vertical floating gate, the conductivity of the floating gate driver transistors, T1-T6, will not become high enough and will not function as a driver transistor. In this latter case, the output for the redundant row line RD in the decode circuit 1000 of the present invention will not change charge states. Hence, if there is a charge stored on the vertical floating gate of the floating gate driver transistors, T1-T6, the drivers are effectively removed from the decode circuits 1000.
Analogously, the decode circuit shown in
As one of ordinary skill in the art will further understand upon reading this disclosure, additional inverters can be used as necessary to affect the transition from one logic system, e.g. positive logic system, to a negative logic system while still capitalizing on the utility of the novel floating gate driver transistors 1001-1, 1001-2, . . . , 1001-N and T1-T6 in decode circuit 1000. If the floating gate in a floating gate driver transistor is programmed with a negative charge on the floating gate it will not be active in the array and it is effectively removed from the array. In this manner the array logic functions can be programmed even when the circuit is in the final circuit or in the field and being used in a system. The field programmable, in service or in circuit programmable, logic devices described here work with much lower voltages than the normal devices used in current in field, or in service, programmable decode circuit technology. They can be programmed with Voltages of 2.0 to 4.0 Volts and the normal operating voltages on the vertical control gates can be of the order 1.0 Volt or so.
The absence of presence of stored charge on the floating gates is read by addressing the x-address or control gate lines and y-column/sourcelines to form a coincidence in address at a particular floating gate. The control gate line would for instance be driven positive at some voltage of 1.0 Volts and the y-column/sourceline grounded, if the floating gate is not charged with electrons then the vertical sidewall transistor would turn on tending to hold the row or word address line on that particular row down indicating the presence of a stored "one" in the cell. If this particular floating gate is charged with stored electrons, the transistor will not turn on and the presence of a stored "zero" indicated in the cell. In this manner, data stored on a particular floating gate can be read. In reality, data is read out in "bit pairs" by addressing not only a single floating gate but rather both of the floating gates in row adjacent pillars on each side of a particular control gate address line. Data is stored into the cell by hot electron injection. In this case, the row or word address line coupled to the ultra thin single crystalline vertical second source/drain region is driven with a higher drain voltage like 2 Volts for 0.1 micron technology and the control gate line is addressed by some nominal voltage in the range of twice this value. Hot electrons generated in the channel of the ultra thin single crystalline vertical floating gate transistor will be injected through the gate or tunnel oxide on to the floating gate of the transistor selected by the address scheme. Erasure is accomplished by driving the control gate line with a negative voltage and the sourceline of the transistor with a positive bias so the total voltage difference is in the order of 3 Volts causing electrons to tunnel off of the floating gates. According to the teachings of the present invention, data can be erased in "bit pairs" since both floating gates on each side of a control gate can be erased at the same time. This architecture is amenable to block address schemes where sections of the array are erased and reset at the same time.
The control unit 1130 coordinates all operations of the processor 1120, the memory device 1140 and the I/O devices 1150 by continuously cycling through a set of operations that cause instructions to be fetched from the memory device 1140 and executed. Memory device 1140 can be implemented with "in-service" programmable low voltage decode circuits, according to the teachings of the present invention. In addition, the decode circuits of the present invention can enable error correction by replacing a row, or column, in a memory array.
The above structures and fabrication methods have been described, by way of example, and not by way of limitation, with respect to programmable memory address and decode circuits with ultra thin body floating gate transistors. Different types of gate structures are shown which can be utilized on three different types of substrates to form the memory address and decode circuits.
It has been shown that higher and higher density requirements in memories, and consequently decode circuits, demand smaller and smaller dimensions for the structures and transistors. Conventional planar transistor structures are difficult to scale to the deep sub-micron dimensional regime. The present invention provides vertical floating gate transistor devices which are fabricated in ultra-thin single crystalline silicon films grown along the sidewall of an oxide pillar. These transistors with ultra-thin body regions scale naturally to smaller and smaller dimensions while preserving the performance advantage of smaller devices. The advantages of smaller dimensions for higher density and higher performance are both achieved in floating gate transistor arrays.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5936274, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | High density flash memory |
5973356, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Ultra high density flash memory |
5991225, | Feb 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Programmable memory address decode array with vertical transistors |
6072209, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Four F2 folded bit line DRAM cell structure having buried bit and word lines |
6124729, | Feb 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Field programmable logic arrays with vertical transistors |
6134175, | Aug 04 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory address decode array with vertical transistors |
6150687, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory cell having a vertical transistor with buried source/drain and dual gates |
6153468, | Feb 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming a logic array for a decoder |
6238976, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming high density flash memory |
6281054, | Dec 30 1998 | Hyundai Electronics Industries Co., Ltd. | SOI device and method for fabricating the same |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 09 2001 | Micron Technology, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Date | Maintenance Schedule |
Oct 15 2005 | 4 years fee payment window open |
Apr 15 2006 | 6 months grace period start (w surcharge) |
Oct 15 2006 | patent expiry (for year 4) |
Oct 15 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 15 2009 | 8 years fee payment window open |
Apr 15 2010 | 6 months grace period start (w surcharge) |
Oct 15 2010 | patent expiry (for year 8) |
Oct 15 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 15 2013 | 12 years fee payment window open |
Apr 15 2014 | 6 months grace period start (w surcharge) |
Oct 15 2014 | patent expiry (for year 12) |
Oct 15 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |