A method of forming dynamic random access memory (dram) comprising a deep trench capacitor with two electrodes and a node dielectric. The deep trench capacitor is formed by etching a deep trench, making a node dielectric on the surface of the trench, and filling the trench with poly-Si. The method also employs silicon on insulator (SOI) technology to form a single crystal Si layer on an insulator above the trench. The SOI is then contacted with the poly-Si electrode of the trench capacitor, and a transistor is fabricated above the trench capacitor. The method enables fabrication of a transistor above the trench capacitor and thereby frees space on the dram chip to allow for a greater density of devices on the dram chip.
|
1. A semiconductor device for dram, comprising:
a silicon substrate defining a horizontal plane; a deep trench capacitor comprising a deep trench etched into said silicon substrate perpendicular to the horizontal plane, a dielectric formed on a sidewall of the deep trench, and a poly-Si plug filling the deep trench; an insulator layer formed above said deep trench capacitor, wherein said insulator layer includes an open window located above said poly-Si plug; a silicon device layer formed above said insulator layer, wherein a portion of said silicon device layer forms a contact region residing in the open window of the insulator layer; a shallow trench isolation structure formed through the silicon device layer; wherein said shallow trench isolation structure comprises a shallow trench etched into said silicon device layer such that at least one wall of the shallow trench is inclined with respect to an axis perpendicular to said horizontal plane; and a source/drain region for a transistor formed in an upper surface of the silicon device layer, wherein at least a portion of the source/drain region is located above the deep trench capacitor and is in contact with the contact region via conductive walls of the shallow trench isolation structure.
2. The semiconductor device of
3. The semiconductor device of
4. The semiconductor device of
5. The semiconductor device of
6. The semiconductor device of
7. The semiconductor device of
|
1. Field of the Invention
The present invention relates to the structure of and a method of fabricating deep trench dynamic random access memory (DRAM) using silicon on insulator (SOI) substrate and shallow trench isolation (STI) technologies. The deep trench DRAM of the present invention enables a greater density of devices on a DRAM memory chip. The present invention also simplifies the process for making deep trench DRAM by reducing the number of steps in the fabrication process over the prior art. Furthermore, the present invention has minimized electrical interaction, such as latchup, between devices of the DRAM.
2. Description of the Prior Art
Silicon on insulator (SOI) substrates are well known in the field of semiconductor fabrication for providing several advantages over standard silicon substrates. Building transistor devices on SOI substrates provides a lower substrate capacitance, reduces susceptibility to radiation damage, and also permits the use of a lower voltage for device operation. Several previous inventions exist which employ SOI substrates in combination with deep trench capacitors in various configurations.
Kleinhenz (U.S. Pat. No. 5,770,484) describes a trench capacitor and an SOI substrate. The deep trench capacitor is formed by a two-part etching process. A first trench is formed through a buried insulator layer, and a diffusion barrier collar is then formed on the sidewall of the first trench. Next, a second trench below the first trench is formed without any barriers on the sidewall, and the deep trench is filled with a doped poly-Si plug. A buried strap, comprising poly-Si, is deposited above the plug and makes contact with the SOI substrate containing the devices. Yoon (U.S. Pat. No. 4,999,312) describes a process for forming a trench capacitor similar to the Kleinhenz method, but Yoon's device is built on a silicon substrate. Watanabe (U.S. Pat. No. 5,309,008) discloses a top trench with a slightly larger diameter than a bottom trench formed beneath the top trench. The sidewall of the top trench is lined with an insulating diffusion barrier, and the sidewall of the bottom trench is diffused with dopants and serves as a capacitor electrode. Hsu et al. (U.S. Pat. No. 5,384,277) is directed to a method of forming a MOS DRAM simplified by combining the process for making a capacitor-drain strap with the process for forming a source/drain contact. Rajeevakumar (U.S. Pat. No. 5,406,515) describes low leakage trenches for DRAM comprising the formation of a diffusion ring in the upper part of the trench wall in the n-well region for reducing storage charge leakage. CMOS devices are built in an n-well formed in a p-epi layer over a p+substrate. Bronner et al. (U.S. Pat. No. 5,508,219) describes DRAM employing SOI with a trench capacitor. A strap poly-Si layer within the trench is used to form the connection between the poly-Si trench capacitor electrode and the side of the device layer, or drain region, of the SOI. Hayashi (U.S. Pat. No. 4,820,652) teaches an integrated process that fabricates a trench capacitor and an SOI wafer by epitaxial overgrowth. The inner electrode is connected to the transistor using a strap, and the trench is purposely offset with respect to the opening in the buried oxide allowing the trench capacitor plate sidewall to connect to the epitaxial layer.
These conventional processes to produce deep trench DRAM, however, suffer certain deficiencies. In the conventional processes the deep trenches are formed by etching through the SOI device layer and into the silicon substrate. Because no portion of the device layer remains above the trench, a field effect transistor (FET) comprising a source, drain and channel region in the device layer cannot reside above the trench. As a result, the connection between the trench capacitor electrode, formed within the trench, and the subsequently formed FET devices must be made through a sideways strap connection. More importantly, though, the inability to place devices above the trench leads to an inefficient use of space on the DRAM chip. Because the devices in the conventional processes must reside next to the trenches rather than above the trenches, the space above the trenches is often wasted. Additionally, in traditional devices, the buried strap connection becomes problematic when the dimensions of the chip are reduced; these problems include leakage currents and high resistance. Further evolution in the memory technology depends, not only on reduction in design feature size, but also on efficient use of the space available on the memory chip and on new methods for establishing connections between the capacitor and the active area.
Therefore, there is still a need for an improved process for forming a deep trench DRAM using an SOI substrate that reduces the number of steps required to produce a DRAM, improves the connection between the capacitor and the active area, and makes more efficient use of the space available on the DRAM.
Accordingly, the present invention is directed to a method of forming a semiconductor device and to a semiconductor device that substantially obviate one or more of the problems due to the limitations and disadvantages of the prior art. To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention can comprise a method of forming a semiconductor device including (1) forming a masking layer on a silicon substrate and patterning an opening for etching a deep trench, (2) forming the deep trench for a DRAM capacitor by anisotropic etching, thereby forming the first electrode of the capacitor, (4) forming a node dielectric layer on the trench sidewall, (5) filling the trench with poly-Si to serve as the second electrode of the trench capacitor, (6) using wet etching and chemical mechanical polishing (CMP) to provide a flat surface above the trench, (7) forming an insulator layer, (8) opening the insulator layer to enable connection to the second electrode of the trench capacitor, (9) using SOI technology to form an active area of Si, and (10) using a shallow trench isolation (STI) technique for isolating the active area.
A semiconductor device formed by the method of the present invention has several advantages. By forming the deep trench capacitor prior to deposition of the SOI substrate, a connection between the active layer, or device layer, of the SOI substrate and the second electrode can be made directly above the deep trench capacitor. This arrangement enables fabrication of devices in the area above the deep trench capacitor to produce DRAM exhibiting efficient use of available chip space. The DRAM produced by the method of the present invention can have a higher density of devices on the surface of the chip than the DRAM of the prior art. It also provides an improved connection between the active area and the capacitor of the DRAM, and remedies the buried strap connection problems of the prior art.
Additional advantages of the invention will be set forth in part in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention. The advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the appended claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate the embodiments of the invention and together with the description, serve to explain the principles of the invention.
The present invention requires use of several technologies including deep trench etching, capacitor plate oxide nitride oxide (ONO) film fabrication, poly-Si filling, chemical mechanical polishing, SOI fabrication, and STI technology. In order to make the deep trench DRAM having a transistor fabricated over the trench, two challenges must be addressed. First, the SOI must be made with sufficient quality for use in high performance devices, and second, the STI etching curve must be controlled to match the demands of the present invention. To overcome the first of these two challenges, the quality of SOI of the present invention is enhanced by employing planarization technology to thin the SOI film and by using Si epitaxial growth technology to improve the quality of the active area of the SOI substrate. To eliminate the difficulty in fabricating the proper STI curve, etching chemicals such as KOH that exhibit different etching rates with respect to various Si crystal structures are used to control the shape of the STI etching curve, or STI inclined walls. The ratio of the different chemicals in the dry etch recipe are responsible for controlling the STI etching curve. The angle of the walls can vary between almost vertical and very slanted, and the STI depth is controlled by using an insulator as an etching stop layer.
Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts. A process flow for making a deep trench capacitor DRAM consistent with the present invention is described next.
Referring to
Once the trench is etched to the proper depth, usually on the order of several microns, a blanket layer of doped silicate glass 140 such as arsenic silicate glass (ASG) or phosphor silicate glass (PSG) is deposited on the sidewall of the trench to a thickness of about 40 nm to 100 nm. Doped silicate glass layer 140 can be deposited using CVD or another method suitable for forming thin films. Once deposited, the glass layer is heated using a furnace or a rapid thermal anneal to drive the dopants from the glass layer 140 and into the silicon substrate 100 to a concentration of about 2×1017 to 3×1019 atoms/cm2. Region 150, depicted by the dashed line in
Referring to
After forming the capacitor node dielectric, the deep trench is filled with a poly-Si plug 170 to form the second electrode of the deep trench capacitor. CMP and wet etching is then employed to create a flat surface by removing the TEOS layer 130 and the excess material of the poly-Si plug 170 down to the level of the pad SiN layer 120. After creating the desired flat surface, the top surface 180 of the poly-Si plug 170 is dosed by implanting a high concentration of phosphorus or arsenic of about 1×1012 to 1×1014 atoms/cm2. This dosage process is typically performed using ion implantation, traditional diffusion, or any other suitable processes. The dopants in the top region 180 of poly-Si plug 170 provide the necessary conductivity for contact between the deep trench capacitor and the SOI active area.
In
The process outlined above reduces the long and complex process in forming a deep trench capacitor and isolating it. It also reduces the electrical problems from the Si substrate to the capacitor and transistors by preventing leakage current. Specifically, the present invention prevents the charge leakage that frequently occurs between the capacitor, first electrode, and buried strap of conventional DRAM designs. Finally, because the SOI is formed above the trench capacitor, more space is made available on the DRAM chip to add more devices.
It will be apparent to those skilled in the art that various modifications and variations can be made in the context of the present invention and in its practice without departing from the scope or spirit of the invention.
Other embodiments of the invention will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.
Patent | Priority | Assignee | Title |
6815307, | Sep 16 2003 | Nanya Technology Corp. | Method for fabricating a deep trench capacitor |
6930012, | Jun 26 2001 | Kabushiki Kaisha Toshiba | Semiconductor memory with trench capacitor and method of manufacturing the same |
6992345, | Dec 05 2002 | Polaris Innovations Limited | Integrated semiconductor memory with a selection transistor formed at a ridge |
6995094, | Oct 13 2003 | GLOBALFOUNDRIES Inc | Method for deep trench etching through a buried insulator layer |
7015525, | Feb 09 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Folded bit line DRAM with vertical ultra thin body transistors |
7017662, | Nov 18 2003 | Halliburton Energy Services, Inc. | High temperature environment tool system and method |
7030457, | Nov 30 2001 | Infineon Technologies AG | Capacitor and method for producing a capacitor |
7301223, | Nov 18 2003 | Halliburton Energy Services, Inc. | High temperature electronic devices |
7442932, | Nov 18 2003 | Halliburton Energy Services, Inc. | High temperature imaging device |
7489002, | Feb 09 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory having a vertical transistor |
7638391, | Jul 24 2007 | Nanya Technology Corporation | Semiconductor memory device and fabrication method thereof |
7670646, | May 02 2002 | Micron Technology, Inc. | Methods for atomic-layer deposition |
7759191, | Mar 07 2006 | GLOBALFOUNDRIES Inc | Vertical SOI transistor memory cell and method of forming the same |
7808028, | Apr 18 2007 | GLOBALFOUNDRIES U S INC | Trench structure and method of forming trench structure |
7939876, | Apr 09 2008 | International Business Machines Corporation | Metallized conductive strap spacer for SOI deep trench capacitor |
8236644, | Apr 18 2007 | GLOBALFOUNDRIES U S INC | Trench structure and method of forming the trench structure |
8455326, | Feb 27 2009 | O2Micro, Inc | Method for fabricating a connection region in a semiconductor device |
8455875, | May 10 2010 | GLOBALFOUNDRIES U S INC | Embedded DRAM for extremely thin semiconductor-on-insulator |
8501563, | Jul 20 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Devices with nanocrystals and methods of formation |
8680598, | Apr 18 2007 | GLOBALFOUNDRIES U S INC | Trench structure and method of forming the trench structure |
8921914, | Jul 20 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Devices with nanocrystals and methods of formation |
9048339, | Sep 07 2012 | GLOBALFOUNDRIES Inc | Deep trench capacitor |
9059213, | May 10 2010 | GLOBALFOUNDRIES U S INC | Embedded DRAM for extremely thin semiconductor-on-insulator |
9105691, | Apr 09 2013 | STMicroelectronics, Inc | Contact isolation scheme for thin buried oxide substrate devices |
9214378, | Jun 29 2012 | International Business Machines Corporation | Undercut insulating regions for silicon-on-insulator device |
9379177, | Sep 07 2012 | GLOBALFOUNDRIES Inc | Deep trench capacitor |
9472616, | Jun 29 2012 | International Business Machines Corporation | Undercut insulating regions for silicon-on-insulator device |
Patent | Priority | Assignee | Title |
4820652, | Dec 11 1985 | Sony Corporation | Manufacturing process and structure of semiconductor memory devices |
4999312, | Aug 18 1988 | Hyundai Electronics Industries Co., Ltd. | Doping method using an oxide film and a nitride film on the trench wall to manufacture a semiconductor device and the manufactured device |
5102819, | Aug 25 1988 | Sony Corporation | Method of making a DRAM cell |
5309008, | Sep 09 1991 | Kabushiki Kaisha Toshiba | Semiconductor memory device having a trench capacitor |
5371032, | Jan 27 1992 | Sony Corporation | Process for production of a semiconductor device having a cladding layer |
5384277, | Dec 17 1993 | International Business Machines Corporation | Method for forming a DRAM trench cell capacitor having a strap connection |
5406515, | Dec 01 1993 | International Business Machines Corporation | Method for fabricating low leakage substrate plate trench DRAM cells and devices formed thereby |
5432105, | Sep 19 1994 | INTELLECTUAL VENTURES FUND 74 LLC | Method for fabricating self-aligned polysilicon contacts on FET source/drain areas |
5432365, | Feb 15 1988 | Samsung Electronics Co., Ltd. | Semiconductor memory device |
5508219, | Jun 05 1995 | International Business Machines Corporation | SOI DRAM with field-shield isolation and body contact |
5525531, | Jun 05 1995 | International Business Machines Corporation | SOI DRAM with field-shield isolation |
5563085, | Mar 01 1993 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device |
5770484, | Dec 13 1996 | International Business Machines Corporation | Method of making silicon on insulator buried plate trench capacitor |
5888864, | Oct 22 1996 | Hyundai Electronics Industries Co., Ltd. | Manufacturing method of DRAM Cell formed on an insulating layer having a vertical channel |
5893735, | Feb 22 1996 | Infineon Technologies AG | Three-dimensional device layout with sub-groundrule features |
6140673, | Jul 13 1995 | Kabushiki Kaisha Toshiba | Semiconductor memory device and fabricating method |
6181014, | Mar 18 1998 | Samsung Electronics Co., Ltd. | Integrated circuit memory devices having highly integrated SOI memory cells therein |
6255224, | Aug 26 1998 | Samsung Electronics Co., Ltd. | Method of forming contact for semiconductor device |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 01 2000 | Winbond Electronics Corporation | (assignment on the face of the patent) | / | |||
Jun 15 2000 | SHEN, WEI-LIN | Winbond Electronics Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010875 | /0752 |
Date | Maintenance Fee Events |
Apr 07 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 25 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 15 2014 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 29 2005 | 4 years fee payment window open |
Apr 29 2006 | 6 months grace period start (w surcharge) |
Oct 29 2006 | patent expiry (for year 4) |
Oct 29 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 29 2009 | 8 years fee payment window open |
Apr 29 2010 | 6 months grace period start (w surcharge) |
Oct 29 2010 | patent expiry (for year 8) |
Oct 29 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 29 2013 | 12 years fee payment window open |
Apr 29 2014 | 6 months grace period start (w surcharge) |
Oct 29 2014 | patent expiry (for year 12) |
Oct 29 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |