A method to improve LDD corner control during a local interconnect trench oxide etch on a semiconductor device by providing a first etch stop layer over the gate and active regions in the substrate and further providing thereon a second etch stop layer made of polysilicon and having of a different composition than that of the first etch stop layer. By forming a second etch stop layer of polysilicon the present invention improves the selectivity of the local interconnect trench oxide etch, thereby improving the ability of the first and second etch stop layers to stop the etch process at the critical interfaces.
|
1. A semiconductor device comprising:
a gate located on a substrate having active regions; a first etch stop layer located over said gate and over an exposed portion of said active regions; a second etch stop layer of polysilicon located over said first etch stop layer, said second etch stop layer having a composition different from a composition of said first etch stop layer; a dielectric layer located on said second etch stop layer, said dielectric layer having a trench formed therein and extending to a portion of said gate; and a local interconnect positioned within the trench and being connected to said gate; wherein the trench extends to said substrate and the local interconnect is connected to said active regions, and said first etch stop layer is made of a material resistant to an oxide etch.
2. The semiconductor device according to
3. The semiconductor device according to
4. The semiconductor device according to
5. The semiconductor device according to
6. The semiconductor device according to
|
The present invention relates to high-density semiconductor devices, and in particular, to a method to improve LDD corner control during a local interconnect trench oxide etch.
A continuing trend in semiconductor technology is to build integrated circuits with more and/or faster semiconductor devices. The drive toward this ultra large-scale integration ULSI) has resulted in continued shrinking of device and circuit features. To take advantage of increasing number of devices and to form them into one or more circuits, the various devices need to be interconnected.
To accomplish interconnection on such a small scale, a local interconnect is typically used within an integrated circuit to provide an electrical connection between two or more conducting or semiconducting regions (e.g., active regions of one or more devices). For example, a plurality of transistors can be connected to form an inverting logical circuit using local interconnects.
The local interconnect is typically a relatively low resistance material, such as a conductor or doped semiconductor, that is formed to electrically couple the selected regions. For example, in certain arrangements, damascene techniques are used to provide local interconnects made of tungsten (W), or a like conductor, which is deposited within an etched opening, such as a via or a trench that connects the selected regions together. The use of local interconnects reduces the coupling burden on the subsequently formed higher layers to provide such connectivity, which reduces the overall circuit size and as such tends to increase the circuit's performance. Accordingly, as the density of the circuits increases there is a continuing need for more efficient, effective and precise processes for forming smaller local interconnects.
A problem arises in the formation of a local interconnect due to the relatively poor etch selectivity of the oxide dielectric material to the etch stop layer typically used to prevent overetching into a diffusion region. The overetching may lead to disconnection of the diffusion region at a field edge and result in a poor interconnection. This may best be understood by reference to
A plurality of silicide regions 118 are formed through conventional silicide techniques, for example, in a self-aligned silicide ("salicide") technique. The material comprising the silicide regions 118 may be selected from different materials, such as titanium silicide, cobalt silicide, tungsten silicide, etc. Silicide regions 118 provide a low resistance contact for the semiconductor devices.
The doped active region 120 is provided in the substrate 110 as defined by the doping. Typically, a heating step is performed to activate the dopants following the introduction of the dopants into the substrate 110.
An etch stop layer 122 is conformally deposited over the semiconductor wafer. An exemplary material for the etch stop layer is silicon oxynitride (SiON or SiN) and a conventional method of deposition is plasma enhanced chemical vapor deposition (PECVD). A layer of dielectric material, such as silicon dioxide derived from tetraethyl orthosilicate (TEOS), is deposited over the etch stop layer 122 and planarized. The dielectric layer 124 is then covered with a photoresist mask 126 which is patterned and developed with the desired local interconnect opening that is to be etched in the dielectric layer 124. In this example of
An etching step is then performed that etches through the dielectric layer 124 in accordance with the pattern in the photoresist layer 126. It is desirable to stop this first etching step at the etch stop layer 122. However, as depicted in
As seen in
There is a need for an improved etch selectivity to prevent the weakness at the field edge and disconnection of the diffusion region during a local interconnect formation process.
The present invention relates to high-density semiconductor devices, and in particular, to a method to improve LDD comer control during a local interconnect trench oxide etch on a semiconductor device. The present invention achieves this result by providing a first etch stop layer over the gate and active regions in the substrate and further providing thereon a second etch stop layer made of polysilicon and having a different composition than that of the first etch stop layer. By forming a second etch stop layer of polysilicon the present invention improves the selectivity of the local interconnect trench oxide etch, thereby improving the ability of the first and second etch stop layers to stop the etch process at the critical interfaces. This is particularly important for the area around the top comers of the gates and the LDD region that are subjected to extended overetching and physical bombardment during the etching of the oxide trench.
The present invention provides for a method for forming a viable local interconnect scheme. The method of the present invention includes the step of forming a gate on a substrate having active regions. A first etch stop layer is formed over the gate and over an exposed portion of the active regions. A second etch stop layer of polysilicon is formed over the first etch stop layer, where the second etch stop layer has a different composition than the first etch stop layer. The method further includes forming an oxide layer over the second etch stop layer and forming a trench in the oxide layer that extends to at least the second etch stop layer. The method includes removing an exposed portion of the first and second etch stop layers, and forming a local interconnect within the trench. Advantageously, the method of the present invention includes the incorporation of a second etch stop layer of polysilicon in order to improve the selectivity of the etch stop layers during the etching of the oxide trench.
The present invention additionally provides a semiconductor device including a gate located on a substrate having active regions. The device includes a first etch stop layer located over the gate and over an exposed portion of the active regions, and a second etch stop layer of polysilicon located over the first etch stop layer and having a composition different from the first etch stop layer. The device also includes an oxide layer located on the second etch stop layer. The oxide layer has a trench formed therein that extends to a portion of the gate. The device further includes a local interconnect positioned within the trench that is connected to the gate. The gate preferably further includes a pair of spacers located on the substrate abutting opposite sides of the gate. The first etch stop layer of the present invention is preferably made of SiON or SiN.
Additional advantages and other features of the invention will be set forth in part in the description which follows and in part will become apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the invention. The advantages of the invention may be realized and obtained as particularly pointed out in the appended claims.
The present invention is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings in which like reference numerals refer to similar elements.
The device depicted in
The present invention further provides for a method of forming a viable local interconnect scheme, which is presented in
The method of the present invention includes a step 1101 of forming a gate and active regions on a silicon substrate. The gate includes a gate oxide layer formed (i.e. deposited or grown) on a top surface of the substrate. The gate also includes a polysilicon layer formed on the gate oxide layer. The polysilicon layer has a layer formed thereon. Layer is made of material such as CoSi or TiSi. The gate includes a pair of spacers formed on opposing sides of the gate. The substrate includes active regions, or source and drain regions located on either side of the gate. The substrate, gate, spacers, and the active regions, are formed using conventional processes that are known to those of ordinary skill in the art, and consequently are not described in detail herein.
The method also includes a step 1102 of forming a first etch stop layer over the gate and over an exposed portion of the active regions. The first etch stop layer or composite film is made of material resistant to an oxide etch, such as SiN or SiON. The first etch stop layer is formed using any conventional process, such as depositing or growing the material on the substrate and gate. The first etch stop layer is preferably formed with a thickness in a range from about 400 Å to about 1000Å.
The method further includes a step 1103 of forming a second etch stop layer over the first etch stop layer, where the second etch stop layer has a different composition than the first etch stop layer. The second etch stop layer is made of material resistant to an oxide etch, such as polysilicon. The second etch stop layer is formed using any conventional process, such as depositing or growing the material on the first etch stop layer. The second etch stop layer is preferably formed with a thickness in a range from about 100 Å to about 300 Å. The second etch stop layer is made of a material that has a composition that is different from that of the first etch stop layer. The use of polysilicon as the second etch stop layer is intended to provide a high degree of selectivity to the oxide etch chemistry used during the formation of the local interconnect. By providing a high degree of selectivity the second etch stop layer helps prevent LDD comer punch through due to long overetching.
The method includes a step 1104 of forming an oxide layer over the second etch stop layer. The oxide layer is formed using any conventional process, such as depositing or growing the material on the second etch stop layer. The oxide layer is preferably formed with a thickness in a range from about 4000 Å to about 9000 Å after CMP planarization.
The method includes a step 1105 of forming a trench in the oxide layer that extends to at least the second etch stop layer. The trench is formed in the oxide layer to provide for the formation of a local interconnect. The trench is etched in the oxide layer using conventional etching techniques and oxide etching chemistry. The trench in the oxide layer is etched until the trench reaches the second etch stop layer. The second etch stop layer prevents the oxide etch from punching through to the substrate or the gate, thereby preventing unwanted damage to those features that could reduce the viability of the semiconductor device. The present invention advantageously achieves this result by providing a second etch stop layer that has a high selectivity for the oxide etch used during the formation of trench.
The method includes a step 1106 of removing an exposed portion of the first and second etch stop layers. The trench is etched to remove the exposed portions of the second etch stop layer and the first etch stop layer. The second trench etch exposes a portion of the gate, a spacer, and a portion of the upper surface of the substrate.
The method also includes a step 1107 of forming a local interconnect within the trench. The local interconnect is formed by filling the trench with a conductive material. The local interconnect extends downward within the trench until the local interconnect contacts a portion of the gate, a spacer, and a portion of the upper surface of the substrate at an active region. The local interconnect is deposited within the trench using conventional techniques. The upper surface of the local interconnect is typically planarized and the device is then further processed to form a viable semiconductor device using conventional techniques.
The present invention relates to high-density semiconductor devices, and in particular, to a method to improve LDD comer control during a local interconnect trench oxide etch on a semiconductor device. The present invention achieves this result by advantageously providing a first etch stop layer over the gate and active regions in the substrate and further providing thereon a second etch stop layer made of polysilicon and having a different composition than that of the first etch stop layer. By forming a second etch stop layer of polysilicon the present invention improves the selectivity of the local interconnect trench oxide etch, thereby improving the ability of the first and second etch stop layers to stop the etch process at the critical interfaces. This is particularly important for the area around the top comers of the gates and the LDD region that are subjected to extended overetching and physical bombardment during the etching of the oxide trench.
In the previous descriptions, numerous specific details are set forth, such as specific materials, structures, chemicals, processes, etc., in order to provide a thorough understanding of the present invention. However, as one having ordinary skill in the art would recognize, the present invention can be practiced without resorting to the details specifically set forth. In other instances, well known processing structures have not been described in detail in order not to unnecessarily obscure the present invention.
Only the preferred embodiment of the invention and an example of its versatility are shown and described in the present disclosure. It is to be understood that the invention is capable of use in various other combinations and environments and is capable of changes or modifications within the scope of the inventive concept as expressed herein.
Hui, Angela, Ngo, Minh-Van, Besser, Paul
Patent | Priority | Assignee | Title |
10312139, | Jun 26 2015 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure having an etch stop layer over conductive lines |
10388654, | Jan 11 2018 | GLOBALFOUNDRIES U S INC | Methods of forming a gate-to-source/drain contact structure |
10861742, | Jun 26 2015 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure having an etch stop layer over conductive lines |
11569124, | Jun 26 2015 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure having an etch stop layer over conductive lines |
7256137, | Oct 07 2002 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming contact plug on silicide structure |
7416973, | Jan 31 2006 | INNOVATIVE FOUNDRY TECHNOLOGIES LLC | Method of increasing the etch selectivity in a contact structure of semiconductor devices |
7645657, | Dec 10 2007 | National Semiconductor Corporation | MOS transistor and method of forming the MOS transistor with a SiON etch stop layer that protects the transistor from PID and hot carrier degradation |
7678690, | Dec 30 2005 | Advanced Micro Devices, Inc. | Semiconductor device comprising a contact structure with increased etch selectivity |
Patent | Priority | Assignee | Title |
5174858, | Jun 04 1990 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD , | Method of forming contact structure |
5275963, | Jul 31 1990 | International Business Machines Corporation | Method of forming stacked conductive and/or resistive polysilicon lands in multilevel semiconductor chips and structures resulting therefrom |
5459354, | Dec 25 1992 | United Microelectronics Corporation | Semiconductor device with improved insulation of wiring structure from a gate electrode |
5621232, | Oct 05 1993 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device including a local interconnection between an interconnection layer and an adjoining impurity region |
5990524, | Dec 18 1997 | GLOBALFOUNDRIES Inc | Silicon oxime spacer for preventing over-etching during local interconnect formation |
6153457, | Mar 05 1998 | United Microelectronics Corp. | Method of fabricating self-align-contact |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 27 1999 | HUI, ANGELA | Advanced Micro Devices, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010328 | /0874 | |
Sep 27 1999 | NGO, MINH-VAN | Advanced Micro Devices, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010328 | /0874 | |
Oct 12 1999 | BESSER, PAUL | Advanced Micro Devices, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010328 | /0874 | |
Oct 14 1999 | Advanced Micro Devices, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 26 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 22 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 27 2014 | REM: Maintenance Fee Reminder Mailed. |
Nov 19 2014 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Nov 19 2005 | 4 years fee payment window open |
May 19 2006 | 6 months grace period start (w surcharge) |
Nov 19 2006 | patent expiry (for year 4) |
Nov 19 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 19 2009 | 8 years fee payment window open |
May 19 2010 | 6 months grace period start (w surcharge) |
Nov 19 2010 | patent expiry (for year 8) |
Nov 19 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 19 2013 | 12 years fee payment window open |
May 19 2014 | 6 months grace period start (w surcharge) |
Nov 19 2014 | patent expiry (for year 12) |
Nov 19 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |