There is disclosed a plasma reactor for processing a semiconductor workpiece such as a wafer, including a chamber having an overhead ceiling with a three-dimensional shape such as a hemisphere or dome. The reactor further includes an inductive antenna over the ceiling which may be conformal or nonconformal in shape with the ceiling. The ceiling may be a semiconductor material so that it can function as both a window for the inductive field of the antenna as well as an electrode which can be grounded, or to which rf power may be applied or which may be allowed to float electrically. The reactor includes various features which allow the radial distribution of the plasma ion density across the wafer surface to be adjusted to an optimum distribution for processing uniformity across the wafer surface.
|
40. A plasma reactor, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead ceiling having an interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling and being nonconformal with the shape of said interior surface of said ceiling; and an rf power source connected to said antenna.
9. A plasma reactor, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead ceiling having a hemispherical interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling and being nonconformal with said hemispherical interior surface of said ceiling; and an rf power source connected to said antenna.
63. A plasma reactor, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead ceiling having a three-dimensionally shaped interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling; an rf power source connected to said antenna; and plural heat sources disposed at different radial location of said ceiling.
52. A plasma reactor, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead ceiling which is at least semi-conductive having a three-dimensionally shaped interior surface facing the interior of said chamber, said ceiling comprising electrically separate radially inner and outer ceiling sections said reactor further comprising respective rf power sources connected to said separate ceiling sections.
27. A plasma reactor capable of controlling radial distribution of plasma ion density across a workpiece surface, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead ceiling having a three-dimensionally shaped interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling; radially inner and outer gas inlets at respective radial locations in said chamber, the gas flow rates in said inner and outer gas inlets being separately controllable; and an rf power source connected to said antenna.
1. A plasma reactor capable of controlling radial distribution of plasma ion density across a work piece surface, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead semiconductor ceiling having a three-dimensionally shaped interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling, said inductive antenna comprising separate independently controllable radially inner and radially outer antenna sections; independent rf power sources connected to respective ones of said inner and outer antenna sections; wherein said inductive antenna is non-conformal in shape with said three-dimensionally shaped ceiling interior surface; and wherein said inductive antenna is substantially flat.
3. A plasma reactor capable of controlling radial distribution of plasma ion density across a workpiece surface, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead semiconductor ceiling having a three-dimensionally shaped interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling, said inductive antenna comprising separate independently controllable radially inner and radially outer antenna sections; and independent rf power sources connected to respective ones of said inner and outer antenna sections; wherein said ceiling interior surface is dome-shaped; inner and outer process gas inlets at respective inner and outer radial locations in said chamber; and wherein process gas flow rates in said inner and outer gas inlets are separately controllable.
2. A plasma reactor capable or controlling radial distribution of plasma ion density across a work piece surface, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead semiconductor ceiling having a three-dimensionally shaped interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling, said inductive antenna comprising separate independently controllable radially inner and radially outer antenna sections; and independent rf power sources connected to respective ones of said inner and outer antenna sections; wherein said ceiling interior surface is dome-shaped; plural heat source disposed at different radial locations of said ceiling; and a temperature control system individually controlling heat sources at different radial locations whereby said ceiling is comprised of plural radial temperature control zones.
7. A plasma reactor capable of controlling radial distribution of plasma ion density across a workpiece surface comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead semiconductor ceiling having a three-dimensionally shaped interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling, said inductive antenna comprising separate independently controllable radially inner and radially outer antenna sections; independent rf power sources connected to respective ones of said inner and outer antenna sections; wherein said ceiling interior surface is dome-shaped; wherein said three-dimensionally shaped ceiling comprises electrically separate radially inner and outer ceiling sections, said reactor further comprising respective rf power sources connected to said separate ceiling sections; and inner and outer process gas inlets at respective inner and outer radial locations in said chamber.
6. A plasma reactor capable of controlling radial distribution of plasma ion density across a workpiece surface, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead semiconductor ceiling having a three-dimensionally shaped interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling, said inductive antenna comprising separate independently controllable radially inner and outer antenna sections; independent rf power sources connected to respective ones of said inner and outer antenna sections; inner and outer process gas inlets at respective inner and outer radial locations in said chamber; wherein process gas flow rates in said inner and outer gas inlets are separately controllable; and wherein said ceiling comprises electrically separate radially inner and outer ceiling sections; said reactor further comprising respective rf power sources connected to said separate ceiling sections.
4. A plasma reactor capable of controlling radial distribution of plasma ion density across a workpiece surface, comprising:
a reactor chamber for containing a semiconductor workpiece and a process gas, said chamber including an overhead semiconductor ceiling having a three-dimensionally shaped interior surface facing the interior of said chamber; an inductive antenna overlying said ceiling, said inductive antenna comprising separate independently controllable radially inner and radially outer antenna sections; and independent rf power sources connected to respective ones of said inner and outer antenna sections; plural heat sources disposed at different radial locations of said ceiling; a temperature control system individually controlling heat sources at different radial locations whereby said ceiling is comprised of plural radial temperature control zones; inner and outer process gas inlets at respective inner and outer radial locations in said chamber; and wherein process gas flow rates in said inner and outer gas inlets are separately controllable.
5. The reactor of
8. The reactor of
11. The reactor of
12. The reactor of
14. The reactor of
15. The reactor of
17. The reactor of
18. The reactor of
19. The reactor of
20. The reactor of
21. The reactor of
22. The reactor of
23. The reactor of
24. The reactor of
25. The reactor of
26. The reactor of
29. The reactor of
30. The reactor of
32. The reactor of
33. The reactor of
35. The reactor of
36. The reactor of
37. The reactor of
38. The reactor of
39. The reactor of
42. The reactor of
43. The reactor of
48. The reactor of
49. The reactor of
50. The reactor of
51. The reactor of
53. The reactor of
54. The reactor of
an inductive antenna overlying said ceiling; and an rf power source connected to said antenna.
55. The reactor of claim wherein said antenna is non-conformal with the shape of said interior surface of said ceiling.
56. The reactor of
60. The reactor of
61. The reactor of
62. The reactor of
64. The reactor of
a temperature control system individually controlling heat sources at different radial locations whereby said ceiling comprises of plural radial temperature control zones.
66. The reactor of
67. The reactor of
70. The reactor of
72. The reactor of
|
This application is divisional of U.S application Ser. No. 08/740,124, filed Oct. 24. 1996, now U.S. Pat. No. 6,054,013 which is a continuation-in-part of U.S. application Ser. No. 08/597,577, filed Feb. 2, 1996 now U.S. Pat. No. 6,077,384, U.S. application Ser. No. 08/648,254, filed May 13, 1996, now U.S. Pat. No. 6,165,311
1. Technical Field
The invention relates to a plasma reactor having parallel plates for interposition therebetween of a workpiece to be processed, such as a semiconductor wafer, and an inductive coil antenna coupling RF power through one of the parallel plates into the interior of the reactor.
2. Background Art
Inductively coupled plasma reactors for processing microelectronic semiconductor wafers, such as the type of reactor disclosed in U.S. Pat. No. 4,948,458 to Ogle, enjoy important advantages over parallel-plate capacitively coupled plasma reactors. For example, inductively coupled plasma reactors achieve higher plasma ion densities (e.g., on the order of 1011 ions/cm3). Moreover, plasma ion density and plasma ion energy can be independently controlled in an inductively coupled plasma reactor by applying bias power to the workpiece or wafer. In contrast, capacitively coupled reactors typically provide relatively lower plasma ion densities (e.g., on the order of only 1010 ions/cm3) and generally cannot provide independent control of ion density and ion energy. The superior ion-to-neutral density ratio provided by an inductively coupled plasma etch reactor used to etch silicon dioxide, for example, provides superior performance at small etch geometries (e.g., below 0.5 micron feature size) including better etch anisotropy, etch profile and etch selectivity. In contrast, parallel plate capacitively coupled plasma reactors typically stop etching at feature sizes on the order of about 0.25 microns, or at least exhibit inferior etch selectivity and etch profile due to an inferior ion-to-neutral density ratio.
The inductively coupled plasma reactor disclosed in U.S. Pat. No. 4,948,458 referred to above has a planar coil overlying the chamber ceiling and facing the semiconductor wafer being processed, thereby providing an optimally uniform RF induction field over the surface of the wafer. For this purpose, the ceiling, which seals the reactor chamber so that it can be evacuated, must be fairly transmissive to the RF induction field from the coil and is therefore a dielectric, such as quartz. It should be noted here that such a ceiling could be made from dielectric materials other than quartz, such as aluminum oxide. However other materials such as aluminum oxide tend produce greater contamination than quartz due to sputtering.
An advantage of capacitively coupled plasma reactors is that the chamber volume can be greatly reduced by reducing the space between the parallel plate electrodes, thereby better confining or concentrating the plasma over the workpiece, while the reactor can be operated at relatively high chamber pressure (e.g., 200 mTorr). In contrast, inductively coupled plasma reactors require a larger volume due to the large skin depth of the RF induction field, and must be operated at a lower chamber pressure (e.g., 10 mTorr) to avoid loss of plasma ions due to recombination. In commercial embodiments of the inductively coupled reactor of U.S. Pat. No. 4,948,458 referred to above, the requirement of a large chamber volume is met by a fairly large area side wall. The lack of any other RF ground return for wafer bias is used for etching (due to the requirement of a dielectric window to admit the RF induction field from the overhead coil) means that the chamber side wall should be conductive and act as the principal ground or RF return plane. However, the side wall is a poor ground plane, as it has many discontinuities, such as a slit valve for wafer ingress and egress, gas distribution ports or apparatus and so forth. Such discontinuities give rise to non-uniform current distribution, which distort plasma ion distribution relative to the wafer surface. The resulting sideways current flow toward the side wall contributes to nonuniform plasma ion distribution relative to the wafer surface.
One approach for combining capacitive and inductive coupling is to provide a side coil wound around the side wall of a parallel plate plasma reactor, as disclosed in European Patent Document Publication No. 0 520 519 A1 by Collins et al. For this purpose, the cylindrical chamber side wall must be a nonconductor such as quartz in order to admit the RF induction field of the side coil into the chamber. The main problem with this type of plasma reactor is that it is liable to exhibit processing non-uniformity across the wafer surface. For example, the etch rate is much greater at the wafer periphery and much slower at the wafer center, thereby constricting the process window. In fact, the etch process may actually stop near the wafer center while continuing at the wafer periphery. The disposition of the induction coil antenna along the side wall of the reactor chamber, the relatively short (e.g., 2 cm) skin depth (or depth within which most of the RF power is absorbed) toward the chamber center, and the introduction of the etch precursor gas into the reactor chamber from the side, confine most of the etchant ion and radical production to the vicinity of the chamber side wall or around the wafer periphery. The phrase "etchant ion and radical" as employed in this specification refers to the various chemical species that perform the etch reaction, including fluoro-carbon ions and radicals as well as fluoro-hydrocarbon ions and radicals. The population of free fluorine ions and radicals is preferably minimized by well-known techniques if a selective etch process is desired. Energetic electrons generated by the plasma source power interact with the process precursor gas and thereby produce the required etchant ions and radicals and, furthermore, produce molecular or atomic carbon necessary for polymerization employed in sophisticated etch processes. The etch process near the wafer center is dependent upon such energetic electrons traveling from the vicinity of the chamber side wall and reaching the wafer center before recombining along the way by collisions with neutral species or ions, so that the etch process is not uniform across the wafer surface. These problems are better understood in light of the role polymerization plays in the etch process.
Polymerization employing fluoro-carbon (CxFx) or fluoro-hydrocarbon chemistry is employed in a typical silicon dioxide etch process, for example, to enhance etch anisotropy or profile and etch selectivity, as described in Bariya et al., "A Surface Kinetic Model for Plasma Polymerization with Application to Plasma Etching," Journal of the Electrochemical Society, Volume 137, No. 8 (August 1990), pp. 2575-2581 at page 1. An etch precursor gas such as a fluoro-carbon like C2F6 or a fluoro-hydrocarbon introduced into the reactor chamber dissociates by inelastic collisions with energetic electrons in the plasma into etchant ions and radicals as well as carbon. As noted above, such etchant ions and radicals include fluoro-carbon or fluoro-hydrocarbon ions and radicals, for example, and free fluorine ions and radicals. The free fluorine ions and radicals are preferably minimized through scavenging, for example, if the etch process is to be selective with respect to a non-oxygen containing material such as polysilicon. The carbon and at least some of the fluoro-carbon or fluoro-hydrocarbon ions and radicals are polymer-forming. Also present in the plasma are excited neutrals or undissociated species and etch by-products. The polymer-forming radicals and carbon enhance etch profile as follows: By forming only on the side-walls of etch features (formation on the horizontal surfaces being prevented by the energetic downward ion flux from the plasma), polymers can block lateral etching and thereby produce anisotropic (narrow and deep) profiles. The polymer-forming ions and radicals also enhance silicon oxide etch selectivity because polymer generally does not form on the silicon oxide under favorable conditions but does form on silicon or other materials which are not to be etched but which may underlie a silicon oxide layer being etched. Thus, as soon as an overlying silicon oxide layer has completely etched through to expose an underlying polysilicon layer, the polymer-forming ions and radicals in the plasma that contact the exposed polysilicon layer immediately begin to form a polymer layer, inhibiting further etching.
Such polymerization during the etch process requires a careful balance of etchant and polymer, the etchant concentration typically being at a depletion level to avoid inhibition of appropriate polymer formation. As a result, a significant proportion of etchant ions and radicals formed near the wafer periphery are consumed before reaching the wafer center, further depleting the etch ion concentration over the wafer center. This leads to a lower etch rate or etch stopping near the wafer center.
One reason that there are more ions at the wafer periphery is that the location of the inductive coil at the side wall causes hotter ion-producing electrons to be generated in the vicinity of the side wall, such electrons cooling off and/or being consumed by recombination before reaching the center so that less production of etchant ions and radicals occurs over the wafer center. Moreover, introduction of the etchant precursor gas from the side and coupling of plasma source power from the side produces a non-uniform etchant ion/radical distribution favoring the side. Many of the ions and radicals formed near side (over the wafer periphery) are consumed by etching the quartz side wall and are not available to etch the wafer center, while etchant ion/radical-forming energetic electrons generated near the side are lost to collisions with other species before reaching the wafer center, thus reducing the etchant ion concentration at the wafer center. (It should be noted that the etching of the quartz side wall greatly increases the cost of operating the reactor because it consumes a very expensive item--the quartz side wall, which must be periodically replaced.) The relative lack of etchant ions near the wafer center permits faster formation of polymer at the wafer center, so much so that in some cases the polymer formation overwhelms the etch process and stops it, particularly at feature sizes less than 0.5 microns. Such etch stopping may occur either at larger etch features, at shallower etch depths or at shorter etch times.
The converse of the foregoing is that the relative plentitude of etchant ions and radicals near the wafer periphery can, under selected processing conditions, so impede polymerization as to impair etch selectivity, possibly leading to punchthrough of the underlying layer near the wafer periphery, in addition to causing a much higher etch rate at the wafer periphery. A related problem is that the hotter electrons near the chamber side wall/wafer periphery providing more energetic plasma ions in that vicinity, coupled with the oxygen released by the etching of the quartz side wall mentioned above, erodes the edges of the photoresist mask near the wafer periphery. Such erosion leads to faceting, in which the corners defined by the photoresist mask are etched, giving rise to an undesirable tapered etch profile.
From the foregoing, it is clear that there is a trade-off between avoiding punchthrough and faceting at the wafer edge and avoiding etch stopping at the wafer center, dictating a very narrow window of processing parameters within which a successful etch process may be realized across the entire wafer surface. To avoid the overetching the wafer periphery, the concentration of etchant ions and radicals in the plasma relative to other particles (e.g., polymer-forming ions or radicals and carbon) may be decreased, which risks etch-stopping at the wafer center. Conversely, to avoid etch-stopping at the wafer center, the concentration of etchant ions in the plasma may be increased, which risks punchthrough or faceting near the wafer periphery. Thus, the process window for successfully etching the entire wafer is very narrow.
In the parallel plate plasma reactor, the concentration of free fluorine in the plasma can be controlled by introducing a scavenging article, such as silicon, near or at the top of the reactor chamber. Silicon atoms physically etched (sputtered), chemically etched or reactive ion etched from the scavenging article combine with the fluorine ions and radicals, thereby reducing fluorine ion and radical concentration in the plasma. By controlling the rate at which silicon atoms are physically or chemically etched from the scavenging article, the amount of free fluorine ions and radicals in the plasma may be regulated (e.g., reduced) as desired to meet the narrow processing window mentioned above. The physical or chemical etch rates can be controlled by controlling the temperature of the scavenging article and/or by controlling the rate of ion-bombardment on the scavenging article. The surface of the scavenging article may be activated (to release silicon atoms into the plasma) either by RF power or by heating. By holding the scavenging article's temperature below the temperature at which polymerization occurs, the polymers accumulate on the scavenging article surface and block any release therefrom of silicon atoms. By raising the scavenging article's temperature above the condensation temperature, the surface is free from polymers, thus permitting the release of silicon atoms into the plasma. Further increasing the temperature increases the rate at which silicon atoms are released from the scavenging surface into the plasma. As for activating the scavenging article by RF power, the rate of ion bombardment of the scavenging article is affected by the RF potential or bias applied (directly or indirectly) to the top parallel plate electrode adjacent the scavenging article. Reducing the free fluorine concentration in this manner has the effect of not only decreasing etch rate but also enriching the carbon content of the polymer, thus increasing the effect of the polymer on the etch process to guard against punch through at the wafer periphery, but increasing the risk of etch stopping at the wafer center. Conversely, increasing the free fluorine concentration not only increases the etch rate but also depletes the carbon content of the polymer, thus decreasing the effect of polymerization on the etch process, thus decreasing the risk of etch stopping at the wafer center but weakening the protection against punch through at the wafer periphery.
The narrow processing window is also met by regulating the polymer-forming ion and radical concentration in the plasma. This is accomplished by regulating the rate at which such polymer-forming radicals and ions are lost from the plasma by polymerization onto the chamber ceiling or sidewalls (or a scavenging article) or the rate at which polymer deposits are sputtered from the ceiling or sidewalls (or scavenging article). The polymerization rate at the ceiling is affected by regulating the ceiling temperature above or below the polymerization temperature. The rate at which such polymer deposits on the ceiling are etched and released into the plasma is affected by the following factors: the RF power applied (directly or indirectly) to the ceiling electrode, temperature, chamber pressure, gas flow rate, inductive source power and other parameters.
Thus, in order to meet the narrow processing window, in general the relative concentrations of free fluorine and polymer-forming ions and radicals in the plasma may be controlled by regulating the temperature of the chamber ceiling or side walls or a scavenging article (if any) and/or by regulating the RF power applied to the to overhead/ceiling parallel plate electrode.
Thus, it is seen that the parallel-plate plasma reactor with the induction coil wound around its cylindrical side wall has the advantage of providing its ceiling electrode as a uniform ground plane over the entire wafer surface, but confines plasma ion production to the vicinity of the chamber side wall, so that plasma processing is weaker at the wafer center and stronger at the wafer periphery. The overhead planar coil plasma reactor has the advantage of a more uniform RF induction field relative to the wafer surface, so that ion production is not confined to the wafer periphery, but suffers from the lack of any uniform ground plane over the wafer, so that plasma ion current flow to the side walls distorts the plasma.
It is an object of the invention to combine the advantages of an inductively coupled plasma reactor having an overhead planar induction coil antenna with the advantages of a parallel plate electrode capacitively coupled plasma reactor in a single reactor without suffering the disadvantages or problems described above. Specifically, it is an object of the invention to provide an inductively coupled parallel plate electrode plasma, reactor which exhibits uniform plasma processing across the entire wafer surface, so as to widen the plasma processing window, thus permitting a wider range in processing parameters, such as chamber pressure for example.
It is an object of the invention to provide an induction coil antenna whose physical disposition and/or power distribution pattern is relatively uniform with reference to the entire wafer surface so that plasma ion production is not predominantly at the vicinity of the chamber side wall, while at the same time providing a uniform ground plane in close proximity to the entire wafer surface so as to avoid plasma current flow to the chamber side wall. It is a further object of the invention to employ such a ground plane in a manner that effectively confines the plasma closer to the top surface of the wafer so as to minimize interaction with the chamber side wall.
It is another object of the invention to eliminate or reduce consumable materials such as quartz or ceramics in the chamber walls, so as to avoid depletion of plasma ions near the chamber walls and consumption of expensive reactor components through etching of such materials.
It is a further object of the invention to enhance processing uniformity at the wafer center relative to the wafer periphery in such a reactor by providing a uniform etch and polymer precursor gas distribution. Specifically, it is an object of the invention to introduce such gas from an optimum radial location of the chamber, such as from the chamber center and/or from the chamber periphery, whichever optimizes process uniformity across the wafer surface. For example, where etch rate is low at the wafer center and high at the wafer periphery, the gas is preferably introduced from the center of the ceiling rather than from near the periphery of the ceiling.
It is an additional object of the invention to enhance processing uniformity at the wafer center relative to the wafer periphery in such a reactor by enhancing (or reducing, if desired) the RF induction field over the wafer center relative to the RF induction field over the wafer periphery. Specifically, it is an additional object of the invention to provide separate or independent control of the strength of the RF induction field over the wafer center and independent control of the strength of the RF induction field over the wafer periphery, so that the radial distribution of the RF induction field across the wafer surface is adjustable to optimize plasma processing uniformity across the wafer surface.
In a typical plasma processing chamber used for selective etching of thin films on a semiconductor wafer, a combination of etch and deposition processes are employed simultaneously. Polymer forms on surfaces that are either sufficiently cold (below the temperature threshold of polymerization) or on which ion bombardment is below a threshold energy (the threshold ion energy sufficient to offset the polymer deposition rate on that surface). The temperature threshold and the threshold ion energy depend upon the material of the surface. Deposition can occur on the wafer as well as the process chamber surfaces. Control of the deposition on the wafer as well as the process chamber surfaces is critical to controlling the selective etch process. Polymer deposition on interior surfaces of reactor chamber walls is required in cases where the material of the chamber walls is incompatible with the process being carried out on the wafer. One example of this is where the chamber walls are aluminum and the process being carried out is plasma etching of silicon dioxide. Deposition of polymer on the chamber wall surfaces prevents introduction of aluminum into the process by preventing plasma ion sputtering of the chamber walls.
Conventional techniques for controlling polymer deposition required the user to choose between the following two options:
(1) Keeping the process chamber surfaces below the threshold temperature or keeping the ion energy below the threshold ion energy in order to cause polymer deposition on the surfaces;
(2) Keeping process chamber surfaces above the threshold temperature or keeping the ion energy above the threshold ion energy in order to prevent polymer deposition on the surfaces.
The problem with option (1) is that the polymer accumulated on the surface must be removed periodically, either by manual (wet) cleaning, by plasma (dry) cleaning, or by replacing the contaminated parts. Otherwise, flaking of the polymer will occur, leading to contamination of the chamber. Cleaning the reactor chamber requires the reactor operation be interrupted during the entire cleaning process, which represents a significant loss of productivity and increases the cost of operating the reactor. Problems associated with the plasma cleaning process include not only loss of productivity but also loss of consumable materials in the chamber and contamination.
The problem with option (2) is that etching of chamber surfaces occurs because the surfaces are exposed. Typically, these surfaces are either aluminum or quartz. For aluminum surfaces, etching creates contaminant by-products that can destroy the integrity of the plasma processing of the wafer, as mentioned hereinabove. For quartz surfaces, the etching can occur at such a high rate that the quartz parts must be replaced periodically at a significant cost in parts and lost production time. Moreover, some transition to colder surfaces--in other regions of the chamber such as the pumping annulus--must be provided.
It is therefore an additional object of the invention to eliminate the requirement to periodically clean the reactor chamber interior. It is a further object of the invention to prevent the collection of polymer on chamber surfaces in the processing region of the chamber. It is a related object to control the etch rate of those same chamber surfaces. It is a further object of the invention to provide appropriate transition from the processing region of the chamber by confining the plasma to the processing region. It is a yet further object of the invention to collect any residual polymer-forming species in areas outside the processing region of the chamber such as the pumping annulus.
There is disclosed a plasma reactor for processing a semiconductor workpiece such as a wafer, including a chamber having an overhead ceiling with a three-dimensional shape such as a hemisphere or dome. The reactor further includes an inductive antenna over the ceiling which may be conformal or nonconformal in shape with the ceiling. The ceiling may be a semiconductor material so that it can function as both a window for the inductive field of the antenna as well as an electrode which can be grounded, or to which RF power may be applied or which may be allowed to float electrically. The reactor includes various features which allow the radial distribution of the plasma ion density across the wafer surface to be adjusted to an optimum distribution for processing uniformity across the wafer surface. For example, the overhead coil antenna may be divided into separate axially symmetrical antennas which can be driven with different RF powers level as desired. The process gas inlets into the chamber may be disposed at different radial locations and the gas flow rates therein may be independently controlled to achieve the desired plasma ion density distribution. The ceiling itself can be divided into electrically separate radially symmetrical sections which are then driven with different RF bias power levels to achieve a desired adjustment in plasma ion density distribution. A nonconformal coil antenna may take the form of a solenoid having helical windings extending away from the top surface of the ceiling. Furthermore, the temperature of the ceiling can be controlled in such a way that different radial zones of the ceiling can be held at different temperatures in accordance with a desired ceiling temperature profile which optimizes plasma processing uniformity across the wafer surface. For this purpose, plural heat sources (such as heat lamps) are placed at different radial locations across the ceiling, the heat sources at the different radial locations being controlled independently. In this way, the ceiling is divided into different annular temperature control zones. Each and all of these features may be combined with any other one or some or all of the other features to enhance the ability of the plasma reactor to adjust the radial distribution of plasma ion density in the chamber.
Basic Concept of the Invention
Referring to.
In order to provide a uniform ground return for the bias RF power over the entire surface of the wafer 125 and in order to minimize current flow toward the side wall 105, the ceiling 110 is grounded. However, this feature requires the ceiling 110 to perform two functions: (a) act as a conductor that can be grounded and (b) act as a non-conductor so that the RF induction field from the overhead coil antenna 145 can pass therethrough. In order to fulfill its dual-function role, the ceiling 110 is a semiconductor such as silicon. The silicon ceiling 110 may be insulated from conductive member of the chamber by insulators 158. It is felt that the silicon ceiling 110, as a semiconductor, has sufficient conductive properties to act as an electrode or ground plane. In order to vertically confine the plasma closer to the wafer 125 and bring the uniform overhead ground plane into closer proximity to the wafer 125 (i.e., closer than the side wall 105) to minimize sideways plasma current flow to the side wall 105, the silicon ceiling 110 preferably is placed within a distance of the wafer 125 less than the wafer diameter and as close as only a fraction of the wafer diameter (e.g, within a few centimeters for a 20 cm diameter wafer). This distance can be as great as 20 cm and as little as 1 cm although a preferable range is 2-10 cm.
The ceiling 110 is a semiconductor window of a semiconductor material which is preferably silicon. However, other well-known semiconductor materials may be employed, such as silicon carbide, germanium, III-V compound semiconductors such as gallium arsenide or indium phosphide and II-III-V compound semiconductors such as mercury cadmium telluride. The requisite dopant impurity level at room temperature given a desired resistivity value of the silicon window electrode may be obtained from the graph of FIG. 4.14 of Grove, Physics of Semiconductors, page 113. The temperature of the silicon window 110 must be maintained within a range above which it does not act like a dielectric and below which it does not act like a conductor. The requisite temperature range may be obtained from the graph of FIG. 4.8 of Grove, Physics of Semiconductors illustrating the electron concentration in n-type silicon as a function of temperature. This graph shows that below about 100°C K., the silicon begins to act like a dielectric while above about 600°C K. the silicon begins to act like a conductor. It is therefore preferable to maintain the temperature of the silicon ceiling 110 in a range where the carrier electron concentration is fairly constant with respect to temperature, which is within the range between 100°C K. and 600°C K.
The advantages of the plasma reactor of
There are, however, a number of potential problems which, if not resolved, could render the reactor of.
The Induction Field's Skin Depth Through the Plasma is Sufficiently Short so that Power is Efficiently Absorbed in the Plasma:
The skin depth of the RF induction field from the overhead coil antenna 145 is less than the ceiling-to-wafer height (e.g., on the order of the wafer diameter or less), so that the power from the coil antenna 145 is inductively coupled to the plasma efficiently. This may be shown for two cases, namely a collisional skin depth in which the plasma source RF angular frequency is much less than the plasma momentum transfer elastic collision frequency, and a collisionless skin depth in which the plasma source RF angular frequency is much greater than the plasma momentum transfer elastic collision frequency.
The collisional skin depth δc of the RF induction field through the plasma is computed as follows:
where:
τm=1.4·107 sec-1 is the electron-to-neutral momentum transfer collision frequency for an Argon plasma at a temperature of 300°C K. and a chamber pressure of 5 mTorr,
ω=12.57·106 radians/sec is the angular frequency of the induction field RF power source applied to the coil antenna,
c=3·108 meters/sec is the speed of light,
e=1.6022·10-19 coulomb is the electron charge,
ne=5·1017 meters-3 is the applicable electron density,
ε0=8.85·10-12 farads/meter is the electrical permittivity of free space, and
me=9.1095·10-31 kg is the electron mass.
Substituting the foregoing values into Equation 1 yields:
δc=1.1 cm (2)
as the collisional skin depth.
The collisionless skin depth δp of the RF induction field through the plasma is computed as follows:
Substituting the foregoing values into Equation 3 yields:
as the collisionless skin depth. Thus, in either case the skin depth of the RF induction field is significantly less than the wafer-to-ceiling height, so that the RF source power is efficiently absorbed by the plasma.
The Induction Field's Skin Depth Through the Silicon Ceiling is Greater Than the Ceiling Thickness, So That It Can Extend Through the Ceiling
The RF induction field of the coil antenna 145 has a skin depth in silicon that far exceeds the one-inch (2.54 cm) thickness of the silicon ceiling. Therefore, the RF induction field is sufficiently deep to penetrate the silicon ceiling 110, provided the resistive losses are sufficiently small. This may be closely estimated by computing the skin depth δ of a uniform plane wave incident on an infinite planar silicon slab:
where:
f=2 MHz is the frequency of the RF power source 130 connected to the coil antenna 145,
μ=4π·10-7 Henries/meter is the magnetic permeability of the silicon slab, and
σ=3.33 Ω-1 meters is the conductance of the 30 Ω-cm resistivity silicon slab.
Substituting the foregoing values into the equation for δ yields:
so that the skin depth is about eight times the thickness of the silicon ceiling 110 and therefore the RF induction field has a penetration depth well into the chamber 10, provided the silicon ceiling 110 does not pose a high impedance to the RF induction field.
The Silicon Ceiling Poses a Low Impedance to the RF Induction Field:
Transmission of an RF induction field through an embodiment of the silicon ceiling 110 consisting of a disc-shaped silicon slab of 30 Ω-cm resistivity at room temperature measuring 13.5 inches in diameter and 1 inch in thickness was tested at room temperature by placing induction coils on opposite sides of the slab, connected the coil on one side of the slab to a variable frequency RF source and connecting the coil on the other side to a multichannel analyzer and then sweeping the frequency of the RF source from 1 kHz to 10 MHz. The resulting output of the multichannel analyzer is illustrated in FIG. 2. For the curve labelled "magnitude", the vertical axis is the ratio of the magnitudes of the received and transmitted signals and extends from a value of unity at the top of the scale and falls in 0.1 unitless increments, while the horizontal axis is frequency and extends from 1 kHz on the left to 10 MHz on the right. For the curve labelled "phase", the vertical axis is the difference between the phase angles of the received and transmitted signals and extends from a value of 20°C at the top of the scale and falls in 20°C increments. The graph of
While
The Silicon Ceiling Poses a Low Impedance to the RF Induction Field Over A Wide Temperature Range
The tests described above with reference to
The Silicon Ceiling Adds Virtually No Losses in the Return Path of the Bias RF Power Source
That the RF power loss occasioned by insertion of the silicon ceiling 110 in the RF return path for the bias power generator 130 is low may be seen by computing the resistance of a silicon slab to a current flux normal to the slab's flat surface assuming a skin depth much greater than the slab thickness and assuming the presence of a perfect conductor ground plane on the back of the silicon slab. This resistance is shown to be far less than the measured driving point RF impedance at the wafer pedestal 120, so that the insertion of the silicon ceiling causes only a fractional increase in the overall bias RF power loss.
The resistance Rslab of the silicon slab to a current flux normal to the surface is computed as follows:
where:
t=0.0254 m is the slab thickness,
d=0.318 m is the slab effective diameter exposed to the current flux, and
Γ=0.30 Ω-m is the resistivity of the 30 Ω-cm resistivity silicon at room temperature.
Substituting the foregoing values into the equation for Rslab yields for the slab resistance:
The driving point impedance Z at the wafer pedestal 120 has been measured in typical parallel electrode plasma reactor of the type illustrated in
The fractional increase in RF power loss occasioned by the insertion of the silicon ceiling is:
which is a very small fraction. Thus, the insertion of a silicon slab into the RF return path of the RF bias power generator 130 adds only a negligible amount of resistance.
The Plasma DC Sheath Thickness is Sufficiently Short to Avoid Shorting Between the Ceiling and the Wafer
There is a sheath at the edge of the plasma across which the ion density falls from the plasma ion density value to zero. If the sheath at the wafer surface meets the sheath at the chamber ceiling, there is no plasma in the chamber. The high voltage plasma DC sheath thickness, s, is computed as follows:
where:
ε0=8.85·10-14 farads/cm is the electrical permittivity of free space,
Te=5 eV is the mean electron temperature assuming a Maxwellian distribution,
e=1.6022·10-19 coulombs is the electron charge,
ne=5·1011 cm-3 is the average electron density in the bulk plasma adjacent the sheath, and
v0=300 Volts is the DC voltage across the plasma sheath.
Substituting the foregoing values into the equation for s yields:
so that the plasma sheath thickness is only a small fraction of the wafer-to-ceiling distance and therefore there is no risk of the top and bottom sheaths intersecting.
There is a Wide Range of Resistivity Values for a Semiconductor Window Electrode Through which RF Power may be Coupled with Low Attenuation Losses:
In order to ascertain a range of resistivity values of a semiconductor window through which an inductive RF field is to be coupled or transmitted with low attenuation losses, a thickness of the window must be selected, the frequency of the RF inductive field must be selected and a minimum ratio r of RF skin depth to window thickness must be specified. In a first example, the window thickness is T=0.0254 meter, the RF frequency f is 2·106 s-1and the minimum ratio of RF skin depth to window thickness is r=5. For this first example, the minimum resistivity for the semiconductor window is calculated assuming:
μ=4π·10-7 Henries/meter is the magnetic permeability of the semiconductor window,
S=r·T is the skin depth of the RF induction field in the semiconductor window. The minimum resistivity Γmin is then computed by the following equation:
Substituting the values given above into this equation, the minimum resistivity for this first example is:
Next, the maximum resistivity must be computed for this first example. For purposes of the following analysis, it will be assumed that there is a ground plane transmissive to the RF induction field behind the semiconductor window. The real part of the RF bias plasma load impedance must be defined, the acceptable loss L must be defined and the effective plasma interaction diameter d of the semiconductor window must be defined. In this first example, the real part R of the RF bias plasma impedance is:
R=25 Ω,
the acceptable loss (normalized at 100%=1) is
L=0.01,
the effective plasma interaction diameter of the semiconductor window is
d=0.318, from which the effective plasma interaction area A is computed as A=π(d/2)2.
The maximum resistivity Γmax is given by the following equation:
Substituting the foregoing values into this equation yields:
Therefore, in this first example, the resistivity of the semiconductor may lie anywhere within the range between 12.735 Ω-cm and 78.172 Ω-cm.
In a second example, the semiconductor window thickness is reduced by a factor of ten so that T=0.00254 meters. In this case, Γmin is reduced to 0.127 Ω-cm, while Γmax increases to 781.719 Ω-cm.
In a third example, the parameters of the second example are repeated except that the frequency of the RF induction field is reduced to 100 kHz (f=0.1·106 s-1). In this case, Γmin is reduced to 0.006 Ω-cm, while Γmax is unchanged (from the second example) at 781.719 Ω-cm.
In a fourth example, the parameters of the first example are adopted except that the frequency of the RF induction field is increased to 10 MHz (f=10·106 s-1) In this case, Γmin is increased to 63.675 Ω-cm, while Γmax is decreased to 78.172 Ω-cm, thus narrowing the range somewhat relative to the other examples.
Thus, the useful range of resistivity values is broad. If the semiconductor window is a 2.54 cm-thick silicon slab and the RF frequency of the induction field is 2 MHz, then the preferred resistivity is 30 Ω-cm.
While the silicon ceiling 110 is grounded in the preferred embodiment of
In the embodiment of
The impedance match circuits 280, 290 are of the conventional type discussed previously herein and employ voltage and current sensors or impedance match transducers (not shown) in the conventional manner to measure actual input impedance. In order to prevent the RF power from either one of the two RF generators 300, 305 from interfering with the operation of the impedance match circuit of the other, respective match isolation filters 330, 335 are connected between the impedance match transducers and the transducer inputs to the impedance match circuits 280, 290, respectively. The match isolation filter 330 at the input to the f1 match circuit 280 passes RF power at the frequency f1 and blocks RF power at the frequency f2. The match isolation filter 335 at the input to the f2 match circuit 290 passes RF power at the frequency f2 and blocks RF power at the frequency f1.
The various RF filters 310, 315, 320, 325, 330, 335 may be constructed of passive reactive components (capacitors and inductors) using techniques well-known in the art. If the two frequencies f1,f2 are widely separated (e.g., by an octave), then the various RF filters 310, 315, 320, 325, 330, 335 can be suitable high-pass and low-pass filters with the suitably selected cut-off frequencies. Otherwise, if the two frequencies f1, f2 are not sufficiently separated, then the various RF filters 310, 315, 320, 325, 330, 335 should be bandpass or band reject filters centered at the appropriate frequencies.
Preferably, the silicon ceiling is about 1 inch (2.54 cm) thick for a 13 inch (32 cm) diameter ceiling to provide structural integrity and an anti-implosion safety factor in excess of 10. However, to significantly reduce the thickness of the silicon ceiling (e.g., to a fraction of an inch),
The overhead coil antenna 145 has been described above as consisting of a single concentric spiral winding or of inner and outer concentric spiral windings 175, 180.
The conductor of the inductive antenna may follow any suitable three-dimensional path. For example,
As mentioned previously herein, one factor that can give rise to plasma etch processing differences between the wafer center and the wafer periphery non-uniform etch precursor gas distribution. Such non-uniformity in gas distribution arises from the introduction of the gas from the side of wafer pedestal through the gas inlets 137, so that there is relatively more etchant precursor gas near the wafer periphery and relatively less etchant precursor gas near the wafer center. This problem is addressed in the embodiment of the silicon ceiling 110 of
Referring to
The center gas feed silicon ceiling of
In the embodiments of
Each of the foregoing embodiments has been described as employing an electrical connection of the semiconductor window to an electrical potential such as an RF power source or ground, thereby employing the semiconductor window as an electrode. However, such an electrical connection and the use of the semiconductor window as an electrode is not necessary. In fact, the semiconductor window may be allowed to float electrically and left unconnected, rather than being employed as an electrode. It would nevertheless provide certain advantages even though not necessarily functioning as an electrode. One advantage is that the semiconductor material (e.g., silicon) of the semiconductor window is less liable to be a source of contamination, in comparison with other materials (e.g., quartz or aluminum) typically employed in or near the ceiling of a typical plasma reactor. Another advantage is that the semiconductor window is a scavenger for fluorine. Thus, the semiconductor window can function simultaneously both as a shield for the inductive antenna and as a scavenger for fluorine.
Any of the embodiments described above may be modified by placing both the semiconductor window electrode and its overlying coil inductor inside the chamber. In this modification, the semiconductor window electrode is not part of the chamber enclosure but rather rests under the ceiling of the enclosure. For a planar semiconductor window electrode of the type employed in the embodiments of
While the semiconductor window of each of the foregoing embodiments has been illustrated as a monolithic structure, in accordance with one modification the semiconductor window may be segmented into plural members. Specifically, in
While the third terminal requisite for the RF power splitting of
The effective plasma interaction area of the semiconductor window may be changed to change the ratio of the effective plasma interaction areas of the semiconductor window and the wafer/wafer pedestal. There are three regimes for this area ratio:
(1) Symmetrical: the effective plasma interaction areas are about the same (the area ratio being about 1), so that both the wafer and the semiconductor window electrode have the same plasma RF current density and the same RF and DC sheath voltage magnitudes;
(2) Not fully assymetrical: the area ratio lies in a range from 1 to a factor between 2 and 4, so that the current density and RF and DC sheath voltage magnitudes at the smaller area electrode are greater than at the larger area electrode and change significantly with further increases in the area ratio;
(3) Fully assymetrical: the area ratio exceeds a factor between 2 and 4 and the current density and RF and DC sheath voltage magnitudes do not change significantly with further increases in the area ratio, a saturation condition having been reached.
In the last case (i.e., case 3), the greater sheath voltage drop and RF current density appears at either the semiconductor window electrode or the wafer/wafer pedestal, whichever one has the smaller effective plasma interaction area. Raising the RF current density and sheath voltage drop in this manner has the same effect as raising the RF bias applied to one element (semiconductor window or wafer/pedestal) whose interaction area was reduced. As for the semiconductor window, such an change affects the rate of sputtering of scavenger material into the plasma and affects the rate of polymerization on the surface of the semiconductor electrode. As for the wafer/pedestal, such a change affects processing parameters normally affected by changes in applied bias RF power such as etch rate, etch profile and etch selectivity, for example.
The same principles apply when adjusting the ratio of effective plasma interaction areas in reactors having more than two electrodes. For example, in the embodiment of
The ability to establish a desired phase relationship between a pair of RF-driven elements (electrodes or inductive antennas) may be employed to apportion RF power thereto. For example, in the embodiments such as
A pumping annulus 1070 is coupled to the processing region 1035 through a wafer slit valve 1075 and is evacuated by a pump 1080. In order to reduce or prevent plasma leakage through the slit valve 1075, the slit valve 1075 has as high an aspect ratio as possible to provide the narrowest possible opening, in order to enhance recombination of plasma ions on the interior surface of the slit valve 1075. In the preferred embodiment of
There are several advantages provided by the all-semiconductor processing chamber enclosure of FIG. 48A. One advantage is that the all-semiconductor surfaces enclosing the processing region 1035 need not be passivated by accumulated polymer but instead may be left bare during plasma processing. This is because interaction between the plasma and the semiconductor surfaces does not produce by-products harmful to the plasma processing of the wafer. Instead, by-products produced by interaction of the plasma with the semiconductor surfaces enclosing the processing region 1035 tend to be volatile and are readily pumped away by the pump 1080. Since there is no need to passivate the surfaces enclosing the processing region 1035, there is no need to interrupt reactor operation to clean these surfaces, a significant advantage.
There are two ways to prevent accumulation of polymer on the surfaces enclosing the processing region 1035. One is to maintain these surfaces above the polymer condensation temperature. For this purpose, the ceiling 1020 and skirt 1010 are formed of a relatively highly thermally conductive material such as a semiconductor. Alternatively, the material need not be a semiconductor but may be a dielectric such as silicon nitride, aluminum nitride, quartz or alumina, for example. In the preferred embodiment employing a semiconductor material, this material is silicon, although other semiconductor materials such as silicon carbide may be employed. Silicon is preferred for plasma processes involving silicon chemistry (such as silicon dioxide etch, for example). This is because the silicon window 1030 etches very slowly in such processes relative to the etch rates on the wafer (about 3 Å silicon etched from the silicon enclosure surface for every 1μ of silicon dioxide etched from the wafer). Thus, about 35,000 wafers may be processed before a significant amount of material (e.g., 1 mm) is etched from the silicon enclosure 1030. The permissible loss due to etching of thickness of the semiconductor enclosure 1030 is limited by to factors: (a) the thickness of the enclosure 1030 required for structure integrity, and (b) the change in thickness which appreciably changes RF coupling from the coil antenna into the chamber. It is believed that a less than 10% change in thickness will not produce an appreciable change in RF coupling sufficient to affect processing of the wafer if the guidelines for semiconductor material selection given above in this specification are followed.
For aluminum or polysilicon plasma etch processes, which involve chlorine chemistry, the silicon walls may etch too fast (depending upon how the basic plasma processing parameters are controlled) and therefore silicon or semiconductor materials are not optimum for such applications. However, a semiconductor material is not necessary in carrying out the invention (unless an electrical or RF potential is to be applied thereto), and any suitable durable non-semiconductor such as silicon nitride may be employed for the process region enclosure 1030.
In order to maintain the temperature of the semiconductor ceiling 1020 at a selected temperature (e.g., for preventing polymer deposition), a temperature control system employing either direct thermal contact or indirect thermal contact may be employed. In the drawing, a temperature control system employing indirect thermal contact is illustrated and includes a heater layer 1110 on top of an insulating layer 1112 enclosing the coil inductor 1040 over the ceiling 1020 and a cold plate 1120 over the heater layer 1110 and separated therefrom by a thermal resistance air gap 1114. The heater layer 1110 contains a conventional electrical heating element (not shown in the drawing of FIG. 48A), while the cold plate 1120 has internal water cooling jackets 1122. The amount of cooling provided by the cold plate 1120 is more than sufficient to offset any plasma heating of the ceiling 1020 while the amount of heat that the heater layer 1110 is capable of providing is more than sufficient to offset the cooling from the cold plate 1120. A conventional temperature sensor/controller (not shown in the drawing of
In order to maintain the temperature of the semiconductor skirt 1010 at a selected temperature (e.g., for preventing polymer deposition), a temperature control system employing either direct thermal contact or indirect thermal contact may be employed. In the drawing, a temperature control system employing direct thermal contact is illustrated and includes a heater ring 1110A surrounding and contacting the skirt 1010 through an optional insulating layer 1112A which is not necessarily required. A cold ring 1120a contacts the skirt 1010. An optional insulating layer may be placed between the cold ring 1120a and the skirt 1010. The heater ring 1110A contains a conventional electrical heating element 1110B, while the cold ring 1120A has internal water cooling jackets 1122A. The amount of cooling provided by the cold ring 1120A is more than sufficient to offset any plasma heating of the skirt 1010 while the amount of heat that the heater ring 1110A is capable of providing is more than sufficient to offset the cooling from the cold ring 1120A. A conventional temperature sensor/controller (not shown in the drawing of
The second way of preventing polymer deposition on surfaces enclosing the processing region 1035 is to apply an RF potential to these surfaces of sufficient strength to enhance ion bombardment of these surfaces by ions from the plasma. The ion bombardment power must be sufficient to remove polymer from the surfaces faster than it is deposited. For this purpose, the disk-shaped ceiling 1020 and the cylindrical skirt 1010 must be sufficiently conductive to act as electrodes for the applied RF power. The ceiling 1020 and the skirt 1010 are preferably semiconductors. However, they preferably should not be metallic because metal exposed to the plasma in the processing region 1035 furnishes by-products which contaminate the chamber and wafer. Another reason that semiconductor material is preferred over conductive (metallic) material for the ceiling 1020 and skirt 1010 is that conductive material in the ceiling 1020 would prevent transmission through the ceiling 1020 of RF plasma source power from the coil inductor 1040.
In a preferred embodiment, the two ways of preventing polymer deposition (temperature control and a sputter-promoting applied RF potential on the window electrode) are combined. Application of an RF potential to the semiconductor enclosure 1030 which promotes ion bombardment or sputtering of the surface advantageously reduces the surface temperature necessary to prevent polymer accumulation on the surface. For example, the temperature may be reduced from about 265°C C. typically required in the prior art to prevent polymer accumulation to about 100°C C. at a sufficiently high bias voltage, so that.the invention allows the reactor to run cooler while still preventing polymer accumulation on surfaces within the processing region 1035. Conversely, raising of the surface temperature of the semiconductor enclosure 1030 advantageously reduces the ion bombardment power or sputtering necessary to prevent polymer accumulation on the surface. In one example, the RF power applied to the semiconductor ceiling 1020 was 500 Watts at 0.1 MHz, bias power applied to the wafer pedestal 1060 was 1400 Watts at 1.8 MHz, source power applied to the coil antenna 1040 was 3000 Watts at 2.0 MHz while the temperature of the semiconductor enclosure 1030 was held at 200°C C. While an inductive antenna in the form of a coil antenna 1040 was employed in carrying out this exemplary embodiment of the invention, other antenna types may be employed, and the invention is not confined to the use of coil antennas.
As described above, plasma leakage at the wafer pedestal 1060 is prevented by providing, with the collar 1050, a high aspect-ratio opening and/or a meandering passage. Also, as noted above, the slit valve 1075 is a high aspect-ratio opening for the same purpose. Such high aspect ratio openings include not only the side wall-pedestal gap overlaid by the collar 1050 but other types of passages as well such as process gas injection orifices, which naturally block leakage of plasma ions. However, the slit valve 1075 is necessarily large enough to accommodate the semiconductor wafer 1065 and therefore is more susceptible to plasma ion leakage therethrough. In order to prevent leakage of the plasma from the processing region 1035 through large apertures such as the slit valve 1075, an optional feature of the invention includes plasma confinement magnets such as the magnet rings 2130, 2135 on opposite boundaries of the slit valve 1075 to establish magnetic flux lines across the slit valve opening. Plasma ions, electrons or charged particles, upon approaching the slit valve 1075, experience an acceleration normal to the magnetic flux lines and normal to their velocity so that they are diverted from a path through the slit valve 1075 and instead impact the side wall of the slit valve so as to be eliminated by recombination before reaching the pumping annulus 1070. This reduces the probability of ion passage through the slit valve 1075, depending upon the magnetic flux density of the magnets 2130, 2135, the charge on the ions and particles, their mass and velocity. Using plural magnets has the advantage of maximizing magnetic flux across the aperture while minimizing magnetic flux penetration into the chamber toward the wafer 1065. Preferably, the magnets 2130, 2135 are sufficiently strong to affect the heavier ions of the plasma. For example, the magnets should produce a magnetic flux density across the aperture on the order of about 50 Gauss or more, depending upon electron energy in the plasma, plasma ion energy, plasma reactor chamber pressure and other plasma processing parameters. For example, a magnetic flux density between 100 Gauss and 200 Gauss across the aperture reduced ion saturation current at a location 2 cm beyond the magnets by about 75% over a reactor chamber pressure range between 5 mT and 100 mT, an electron density range between 1 and 5×1011 electrons per cubic centimeter. The magnets are preferably cooled to 100°C C., or at least well-below their Curie temperature and are shielded from the plasma ions by, for example, encapsulation in a durable material (such as silicon nitride). Alternative arrangements of the magnets 2130, 2135 will be described below in this specification.
The magnets 2130, 2135 do not prevent charge-neutral radicals and particles, including charge-neutral polymer-forming particles, from passing through the slit valve 1075. Thus, polymer may accumulate in the pumping annulus 1070. In order to capture and control such polymers in the pumping annulus 1070, the interior surfaces of the pumping annulus 1070 are maintained at a temperature well-below the polymer condensation temperature in order to deposit onto the interior surfaces of the pumping annulus 1070 the polymer precursor material escaping through the slit valve 1075. Preferably, the pumping annulus 1070 is covered with a removable cold liner 2150 such as aluminum, anodized aluminum or plasma-sprayed silicon on aluminum, thermally coupled to a cold sink 2155. The advantage of this feature is that polymer accumulated on the cold liner 2150 of the pumping annulus 1070 remains undisturbed by plasma ions, is not subject to plasma heating and is not liable to be sputtered off to become a diffuse contaminant in the chamber 1030. Therefore, the polymer may be allowed to accumulate to a great thickness on the cold liner 2150 before creating any risk of contamination of the chamber. As a result, the cold liner 2150 need not be periodically cleaned or replaced except at the most remote intervals, a significant advantage. The cold liner 2150 may not be required since the polymer deposition rate is so low that polymer accumulated in the pumping annulus surfaces may not need to be removed more often than 30,000 to 40,000 wafers processed in the chamber.
In order to prevent accumulation of polymer on the surfaces of the collar 1050, the temperature of collar 1050 is held at a selected temperature well above the polymer condensation temperature by a conventional temperature control system including a heat sink 2170 and cold sink 2175 thermally coupled to the collar 1050.
In accordance with another feature of the invention, center and edge gas injection ports 2200, 2210 in the center and edge portions of the ceiling 1020, respectively, receive plasma precursor gases from independent gas supplies 2220, 2225. With this feature, the gas flow rates and gas mixtures at the wafer center and wafer periphery may be adjusted independently to precisely compensate for wafer center-to-edge processing non-uniformities. Thus, for example, the gas supply 2220 may furnish one plasma precursor gas mixture at one flow rate over the wafer center while the gas supply 2225 may furnish another plasma precursor gas mixture at another flow rate over the wafer periphery. While the drawing shows the gas supply 2220 coupled to a single gas inlet 2200 over the wafer center, multiple gas inlets overlying the wafer center or a showerhead configuration may be employed to control the gas flow over the wafer center. While the drawing shows the gas supply 2225 coupled to multiple gas inlets 22.10 extending radially through the side wall or skirt 1010 toward the wafer edge, the gas supply 2225 may be coupled instead to gas inlets extending toward the wafer edge either downwardly through the ceiling 1020 or upwardly through the collar 1050 to control gas flow over the wafer edge.
Plasma source RF power is applied to the coil inductor 1040 across the coil terminals 2310, 2320. Bias RF power is applied to the wafer pedestal 1060 through the pedestal terminal 2330. RF power or a ground potential is applied to the semiconductor enclosure electrode 1030 (including the disk ceiling 1020 and cylindrical skirt 1010) through the terminal 2340. Various ways are disclosed above in this specification for providing separate RF power supplies to the semiconductor window enclosure 1030, the induction coil 1040 and wafer pedestal 1060 (as shown, for example, in
Thus, the embodiment of
In the embodiment of
While the embodiment of
In
Since the skirt 1010, the ceiling 1020 and the wafer pedestal 1060 are susceptible of being used as independent electrodes, any one of them may be electrically grounded relative to the others, while the ungrounded ones may be driven with the same or different power sources. For example, as illustrated in
Forming the semiconductor enclosure 1030 as two separate silicon pieces 1010, 1020 provides an additional advantage of ease of fabrication, and is therefore preferable.
Optionally, the coil inductor 1040 overlying the ceiling 1020 may be eliminated in favor of the side coil 2610, in analogy with the embodiments of
While the embodiments of
While the foregoing description has made reference to a rotationally symmetric inductive antenna, such an antenna is not required in carrying out the invention, and the antenna may be of any other form capable of inductively coupling RF power into the chamber. Thus, the inductive antenna, as this term is employed in this specification and in the claims appended hereto, is any current-carrying element adjacent the plasma that at least inductively couples RF power to the plasma, and therefore need not be a coil and moreover need not be located adjacent the reactor chamber ceiling, but could be adjacent any other suitable location, such as the chamber side wall. In fact, an inductive antenna can be dispensed with entirely, as in the embodiment of FIG. 69.
While the description has made reference to plasma confinement magnets which are permanent magnets, electro-magnets may be employed as the plasma confinement magnets.
While the embodiments of
Alternatively, the invention can function as a post-processing self-cleaning CVD reactor chamber by introducing a cleaning gas (e.g., a fluorine-containing gas) into the chamber, applying RF power to each semiconductor enclosure element and suitably adjusting the temperature thereof. In such an alternative embodiment, during CVD processing of a production wafer the reactor could be operated in the manner of a conventional CVD reactor without utilizing any features of the present invention. Thereafter, a cleaning operation is performed employed all the features of the present invention. During such a cleaning operation, the rate at which deposited contaminants of the interior surfaces of the semiconductor enclosure are etch away is enhanced, without necessarily having to raise the surface temperature, by applying RF bias power to the semiconductor enclosure, in accordance with the present invention.
The shape of the semiconductor enclosure may be varied by the skilled worker to meet unique requirements of a particular application. For example, in the embodiments of
Multiple Radial Temperature Zones and Non-Conformal Coil:
A pedestal 3354 at the bottom of the chamber 3340 supports a planar workpiece 3356 in a workpiece support plane during processing. The workpiece 3356 is typically a semiconductor wafer and the workpiece support plane is generally the plane of the wafer or workpiece 3356. The chamber 3340 is evacuated by a pump (not shown in the drawing) through an annular passage 3358 to a pumping annulus 3360 surrounding the lower portion of the chamber 3340. The interior of the pumping annulus may be lined with a replaceable metal liner 3360a. The annular passage 3358 is defined by the bottom edge 3350a of the cylindrical side wall 3350 and a planar ring 3362 surrounding the pedestal 3354. Process gas is furnished into the chamber 3340 through any one or all of a variety of gas feeds. In order to control process gas flow near the workpiece center, a center gas feed 3364a can extend downwardly through the center of the ceiling 3352 toward the center of the workpiece 3356 (or the center of the workpiece support plane). In order to control gas flow near the workpiece periphery (or near the periphery of the workpiece support plane), plural radial gas feeds 3364b, which can be controlled independently of the center gas feed 3364a, extend radially inwardly from the side wall 3350 toward the workpiece periphery (or toward the workpiece support plane periphery), or base axial gas feeds 3364c extend upwardly from near the pedestal 3354 toward the workpiece periphery, or ceiling axial gas feeds 3364d can extend downwardly from the ceiling 3352 toward the workpiece periphery. Etch rates and/or polymer deposition rates at the workpiece center and periphery can be adjusted independently relative to one another to achieve a more radially uniform etch rate distribution across the workpiece by controlling the process gas flow rates toward the workpiece center and periphery through, respectively, the center gas feed 64a and any one of the outer gas feeds 3364b-d. This feature of the invention can be carried out with the center gas feed 3364a and only one of the peripheral gas feeds 3364b-d.
The solenoidal coil antenna 3342 is wound around a housing 3366 surrounding the center gas feed 3364. A plasma source RF power supply 3368 is connected across the coil antenna 3342 and a bias RF power supply 3370 is connected to the pedestal 3354.
Confinement of the overhead coil antenna 3342 to the center region of the ceiling 3352 leaves a large portion of the top surface of the ceiling 3352 unoccupied and therefore available for direct contact with temperature control apparatus including, for example, plural radiant heaters 3372 such as tungsten halogen lamps and a water-cooled cold plate 3374 which may be formed of copper or aluminum for example, with coolant passages 3374a extending therethrough. The individual heaters 3372 form plural groups, each group being circumferentially arranged along a certain radius from the center of the ceiling. The heaters can be controlled together so that the entire ceiling constitutes a single temperature control zone. However, each radial group of heaters 3372 can be controlled separately from all other such groups, so that the ceiling is divided into plural annular temperature control zones whose temperatures may be made to differ to optimize processing uniformity at the workpiece or wafer surface.
Preferably the coolant passages 3374a contain a coolant of a known variety having a high thermal conductivity but a low electrical conductivity, to avoid electrically loading down the antenna or solenoid 3342. The cold plate 3374 provides constant cooling of the ceiling 3352 while the maximum power of the radiant heaters 3372 is selected so as to be able to overwhelm, if necessary, the cooling by the cold plate 3374, facilitating responsive and stable temperature control of the ceiling 3352. The large ceiling area irradiated by the heaters 3372 provides greater uniformity and efficiency of temperature control. (It should be noted that radiant heating is not necessarily required in carrying out the invention, and the skilled worker may choose to employ an electric heating element instead, as will be described later in this specification.) If the ceiling 3352 is silicon, as disclosed in co-pending U.S. application Ser. No. 08/597,577 filed Feb. 2, 1996 by Kenneth S. Collins et al., then there is a significant advantage to be gained by thus increasing the uniformity and efficiency of the temperature control across the ceiling. Specifically, where a polymer precursor and etchant precursor process gas (e.g., a fluorocarbon gas) is employed and where the etchant (e.g., fluorine) must be scavenged, the rate of polymer deposition across the entire ceiling 3352 and/or the rate at which the ceiling 3352 furnishes a fluorine etchant scavenger material (silicon) into the plasma is better controlled by increasing the contact area of the ceiling 3352 with the temperature control heater 3372. The solenoid antenna 3342 increases the available thermal contact area on the ceiling 3352 because the solenoid windings 3344 are concentrated at the center axis of the ceiling 3352.
The increase in available area on the ceiling 3352 for thermal contact is exploited in a preferred implementation by a highly thermally conductive torus 3375 (formed of a ceramic such as aluminum nitride, aluminum oxide or silicon nitride or of a non-ceramic like silicon either lightly doped or undoped) whose bottom surface rests on the ceiling 3352 and whose top surface supports the cold plate 3374. One feature of the torus 3375 is that it displaces the cold plate 3374 well-above the top of the solenoid 3342. This feature substantially mitigates or nearly eliminates the reduction in inductive coupling between the solenoid 3342 and the plasma which would otherwise result from a close proximity of the conductive plane of the cold plate 3374 to the solenoid 3342. In order to prevent such a reduction in inductive coupling, it is preferable that the distance between the cold plate 3374 and the top winding of the solenoid 3342 be at least a substantial fraction (e.g., one half) of the total height of the solenoid 3342. Plural axial holes 3375a extending through the torus 3375 are spaced along two concentric circles and hold the plural radiant heaters or lamps 3372 and permit them to directly irradiate the ceiling 3352. For greatest lamp efficiency, the hole interior surface may be lined with a reflective (e.g., aluminum) layer. The center gas feed 64a may be replaced by a radiant heater, depending upon the particular reactor design and process conditions. The ceiling temperature is sensed by a sensor such as a thermocouple 3376 extending through one of the holes 3375a not occupied by a lamp heater 3372. For good thermal contact, a highly thermally conductive elastomer 3373 such as silicone rubber impregnated with boron nitride is placed between the ceramic torus 3375 and the copper cold plate 3374 and between the ceramic torus 3375 and the silicon ceiling 3352.
As disclosed in the above-referenced co-pending application, the chamber 3340 may be an all-semiconductor chamber, in which case the ceiling 3352 and the side wall 3350 are both a semiconductor material such as silicon. As described in the above-referenced co-pending application, controlling the temperature of, and RF bias power applied to, either the ceiling:3352 or the wall 3350 regulates the extent to which it furnishes fluorine scavenger precursor material (silicon) into the plasma or, alternatively, the extent to which it is coated with polymer. The material of the ceiling 3352 is not limited to silicon but may be, in the alternative, silicon carbide, silicon dioxide (quartz), silicon nitride or a ceramic.
As described in the above-referenced co-pending application, the chamber wall or ceiling 3350, 3352 need not be used as the source of a fluorine scavenger material. Instead, a disposable silicon member can be placed inside the chamber 3340 and maintained at a sufficiently high temperature to prevent polymer condensation thereon and permit silicon material to be removed therefrom into the plasma as fluorine scavenging material. In this case, the wall 3350 and ceiling 3352 need not necessarily be silicon, or if they are silicon they may be maintained at a temperature (and/or RF bias) near or below the polymer condensation temperature (and/or a polymer condensation RF bias threshold) so that they are coated with polymer from the plasma so as to be protected from being consumed. While the disposable silicon member may take any appropriate form, in the illustrated embodiment the disposable silicon member is an annular ring 3362 surrounding the pedestal 3354. Preferably, the annular ring 3362 is high purity silicon and may be doped to alter its electrical or optical properties. In order to maintain the silicon ring 3362 at a sufficient temperature to ensure its favorable participation in the plasma process (e.g., its contribution of silicon material into the plasma for fluorine scavenging), plural radiant (e.g., tungsten halogen lamp) heaters 3377 arranged in a circle under the annular ring 3362 heat the silicon ring 3362 through a quartz window 3378. As described in the above-referenced co-pending application, the heaters 3377 are controlled in accordance with the measured temperature of the silicon ring 3362 sensed by a temperature sensor 3379 which may be a remote sensor such as an optical pyrometer or a fluoro-optical probe. The sensor 3379 may extend partially into a very deep hole 3362a in the ring 3362, the deepness and narrowness of the hole tending at least partially to mask temperature-dependent variations in thermal emissivity of the silicon ring 3362, so that it behaves more like a gray-body radiator for more reliable temperature measurement. If the heaters at different radial locations are controlled independently as mentioned previously herein, then plural sensors at different radial locations may be provided.
As described in U.S. application Ser. No. 08/597,577 referred to above, an advantage of an all-semiconductor chamber is that the plasma is free of contact with contaminant producing materials such as metal, for example. For this purpose, plasma confinement magnets 3380, 3382 adjacent the annular opening 3358 prevent or reduce plasma flow into the pumping annulus 3360. To the extent any polymer precursor and/or active species succeeds in entering the pumping annulus 3360, any resulting polymer or contaminant deposits on the replaceable interior liner 3360a may be prevented from reentering the plasma chamber 3340 by maintaining the liner 3360a at a temperature significantly below the polymer condensation temperature, for example, as disclosed in the referenced co-pending application.
A wafer slit valve 3384 through the exterior wall of the pumping annulus 3360 accommodates wafer ingress and egress. The annular opening 3358 between the chamber 3340 and pumping annulus 3360 is larger adjacent the wafer slit valve 3384 and smallest on the opposite side by virtue of a slant of the bottom edge of the cylindrical side wall 3350 so as to make the chamber pressure distribution more symmetrical with a non-symmetrical pump port location.
Maximum inductance near the chamber center axis 3346 is achieved by the vertically stacked solenoidal windings 3344. In the illustrated, another winding 3345 outside of the vertical stack of windings 3344 but in the horizontal plane of the bottom solenoidal winding 3344a may be added, provided the additional winding 3345 is close to the bottom solenoidal winding 3344a.
One feature of the invention is the adjustment of the radial density distribution of etchant precursors and polymer deposition precursors in the plasma near the wafer surface. Such adjustment can make the radial distribution of the etchant and polymer deposition precursors more nearly uniform across the wafer, a significant advantage. The adjustment is carried out by differentially adjusting the flow rates through the inner and outer gas flow inlets (e.g., the inner and outer gas flow inlets 3364a, 3363d, respectively, of FIG. 80), differentially adjusting the power to the inner and outer groups of ceiling heaters (e.g., the inner and outer heater lamps 3376, 3372, respectively, of FIG. 80), differentially adjusting the RF power applied to the inner and outer overhead antenna coils (e.g., the inner and outer antenna coils 175, 180, respectively, of
The presence of a conductive backplane (such as the backplane 400 of
While the invention has been described by specific reference to preferred embodiments, it is understood that variations and modifications thereof may be made without departing from the true spirit and scope of the invention.
Rice, Michael, Collins, Kenneth, Trow, John, Buchberger, Douglas, Askarinam, Eric, Hung, Raymond, Groechel, David, Tsui, Joshua
Patent | Priority | Assignee | Title |
10147618, | Sep 15 2010 | Lam Research Corporation | Methods for controlling plasma constituent flux and deposition during semiconductor fabrication and apparatus for implementing the same |
10257887, | Jul 20 2006 | Applied Materials, Inc. | Substrate support assembly |
10373794, | Oct 29 2015 | Lam Research Corporation | Systems and methods for filtering radio frequencies from a signal of a thermocouple and controlling a temperature of an electrode in a plasma chamber |
11189452, | Oct 29 2015 | Lam Research Corporation | Systems and methods for filtering radio frequencies from a signal of a thermocouple and controlling a temperature of an electrode in a plasma chamber |
11521828, | Oct 09 2017 | Applied Materials, Inc | Inductively coupled plasma source |
11646179, | Sep 24 2020 | Samsung Electronics Co., Ltd. | Plasma processing apparatus and plasma processing method |
12074390, | Nov 11 2022 | Tokyo Electron Limited | Parallel resonance antenna for radial plasma control |
7405521, | Aug 22 2003 | Lam Research Corporation | Multiple frequency plasma processor method and apparatus |
7758718, | Dec 29 2006 | Lam Research Corporation | Reduced electric field arrangement for managing plasma confinement |
8206604, | Dec 29 2006 | Lam Research Corporation | Methods and arrangements for managing plasma confinement |
8226769, | Apr 27 2006 | Applied Materials, Inc | Substrate support with electrostatic chuck having dual temperature zones |
8435379, | May 08 2007 | Applied Materials, Inc. | Substrate cleaning chamber and cleaning and conditioning methods |
8591755, | Sep 15 2010 | Lam Research Corporation | Methods for controlling plasma constituent flux and deposition during semiconductor fabrication and apparatus for implementing the same |
8607733, | Feb 18 2008 | MITSUI ENGINEERING & SHIPBUILDING CO , LTD | Atomic layer deposition apparatus and atomic layer deposition method |
8610355, | Mar 09 2011 | NGK Insulators, Ltd. | Reactor structure and plasma treatment apparatus |
8663391, | Apr 27 2006 | Applied Materials, Inc. | Electrostatic chuck having a plurality of heater coils |
8926850, | Jun 29 2007 | Varian Semiconductor Equipment Associates, Inc | Plasma processing with enhanced charge neutralization and process control |
9123509, | Jun 29 2007 | Varian Semiconductor Equipment Associates, Inc | Techniques for plasma processing a substrate |
9275887, | Jul 20 2006 | Applied Materials, Inc. | Substrate processing with rapid temperature gradient control |
9305750, | Jun 12 2009 | Lam Research Corporation | Adjusting current ratios in inductively coupled plasma processing systems |
9883549, | Jul 20 2006 | Applied Materials, Inc. | Substrate support assembly having rapid temperature control |
ER3375, |
Patent | Priority | Assignee | Title |
4123316, | Oct 06 1975 | Hitachi, Ltd. | Plasma processor |
4261762, | Sep 14 1979 | Eaton Corporation | Method for conducting heat to or from an article being treated under vacuum |
4350578, | May 11 1981 | International Business Machines Corporation | Cathode for etching |
4371412, | Jan 16 1976 | Zaidan Hojin Handotai Kenkyu Shinkokai | Dry etching apparatus |
4427516, | Aug 24 1981 | Bell Telephone Laboratories, Incorporated | Apparatus and method for plasma-assisted etching of wafers |
4427762, | Dec 16 1981 | Konishiroku Photo Industry Co., Ltd. | Method of forming an image with a photographic cuprous halide material |
4430547, | Oct 09 1980 | Mitsubishi Denki Kabushiki Kaisha | Cleaning device for a plasma etching system |
4457359, | May 25 1982 | Varian Semiconductor Equipment Associates, Inc | Apparatus for gas-assisted, solid-to-solid thermal transfer with a semiconductor wafer |
4512391, | Jan 29 1982 | Varian Semiconductor Equipment Associates, Inc | Apparatus for thermal treatment of semiconductor wafers by gas conduction incorporating peripheral gas inlet |
4565601, | Nov 28 1983 | Hitachi, Ltd. | Method and apparatus for controlling sample temperature |
4579080, | Dec 09 1983 | APPLIED MATEIALS, INC , 3050 BOWERS AVENUE, SANTA CLARA, CA , A CORP OF CA | Induction heated reactor system for chemical vapor deposition |
4711698, | Jul 15 1985 | Texas Instruments Incorporated; TEXAS INSTRUMENTS INCORPORATED, A CORP OF DE | Silicon oxide thin film etching process |
4755345, | Aug 01 1986 | UNITED STATES OF AMERICA, AS REPRESENTED BY THE DEPARTMENT OF ENERGY | Impedance matched, high-power, rf antenna for ion cyclotron resonance heating of a plasma |
4756810, | Dec 04 1986 | SOLITEC WAFER PROCESSING INC | Deposition and planarizing methods and apparatus |
4786352, | Sep 12 1986 | Benzing Technologies, Inc.; BENZING TECHNOLOGIES, INC , A CORP OF CA | Apparatus for in-situ chamber cleaning |
4786359, | Jun 24 1987 | MOTOROLA, INC , A DE CORP | Xenon enhanced plasma etch |
4793897, | Mar 20 1987 | APPLIED MATERIALS, INC , A CORP OF CA | Selective thin film etch process |
4807016, | Jul 15 1985 | Texas Instruments Incorporated; TEXAS INSTRUMENTS INCORPORATED, 13500 NORTH CENTRAL EXPRESSWAY, DALLAS, TEXAS 75265, A CORP OF DE | Dry etch of phosphosilicate glass with selectivity to undoped oxide |
4810935, | May 03 1985 | The Australian National University | Method and apparatus for producing large volume magnetoplasmas |
4842683, | Jan 22 1988 | APPLIED MATERIALS, INC , SANTA CLARA, CALIFORNIA A CORP OF CA | Magnetic field-enhanced plasma etch reactor |
4870245, | Apr 01 1985 | Motorola, Inc. | Plasma enhanced thermal treatment apparatus |
4918031, | Dec 28 1988 | Tokyo Electron Limited | Processes depending on plasma generation using a helical resonator |
4948458, | Aug 14 1989 | Lam Research Corporation | Method and apparatus for producing magnetically-coupled planar plasma |
4948750, | Mar 24 1988 | Siemens Aktiengesellschaft | Method and apparatus for producing semiconductor layers composed of amorphous silicon-germanium alloys through glow discharge technique, particularly for solar cells |
4990229, | Jun 13 1989 | SPTS TECHNOLOGIES LIMITED | High density plasma deposition and etching apparatus |
5000113, | Dec 19 1986 | Applied Materials, Inc | Thermal CVD/PECVD reactor and use for thermal chemical vapor deposition of silicon dioxide and in-situ multi-step planarized process |
5006220, | Oct 26 1987 | Tokyo Ohka Kogyo Co., Ltd. | Electrode for use in the treatment of an object in a plasma |
5015330, | Feb 28 1989 | KABUSHIKI KAISHA TOSHIBA, A CORP OF JAPAN; TOKYO ELECTRON LIMITED, A CORP OF JAPAN; TOKYO ELECTRON SAGAMI LIMITED, A CORP OF JAPAN | Film forming method and film forming device |
5074456, | Sep 18 1990 | Lam Research Corporation | Composite electrode for plasma processes |
5085727, | May 21 1990 | Applied Materials, Inc. | Plasma etch apparatus with conductive coating on inner metal surfaces of chamber to provide protection from chemical corrosion |
5169487, | Aug 27 1990 | Micron Technology, Inc.; MICRON TECHNOLOGY, INC , A CORP OF DE | Anisotropic etch method |
5173412, | Nov 08 1990 | LONZA LTD , AN ORGANIZATION OF SWITZERLAND | Microbiological process for the production of hydroxylated pyrazine derivatives |
5187454, | Jan 23 1992 | APPLIED MATERIALS, INC , A CORP OF DE | Electronically tuned matching network using predictor-corrector control system |
5203956, | Jan 08 1990 | Bell Semiconductor, LLC | Method for performing in-situ etch of a CVD chamber |
5241245, | May 06 1992 | International Business Machines Corporation; INTERNATIONAL BUSINESS MACHINES CORPORATION A CORP OF NEW YORK | Optimized helical resonator for plasma processing |
5249251, | Sep 16 1991 | The United States of America as represented by the Administrator of the | Optical fiber sensor having an active core |
5258824, | Aug 09 1990 | Applied Materials, Inc. | In-situ measurement of a thin film deposited on a wafer |
5276693, | Jul 01 1991 | Laser Centers of America | Light-utilizing device including a region having a non-abruptly varying refraction index and a method for producing the region |
5277751, | Jun 18 1992 | Method and apparatus for producing low pressure planar plasma using a coil with its axis parallel to the surface of a coupling window | |
5326404, | Dec 19 1991 | Sony Corporation | Plasma processing apparatus |
5346578, | Nov 04 1992 | Novellus Systems, Inc | Induction plasma source |
5349313, | Jan 23 1992 | Applied Materials Inc. | Variable RF power splitter |
5392018, | Jan 27 1991 | Applied Materials, Inc | Electronically tuned matching networks using adjustable inductance elements and resonant tank circuits |
5399237, | Jan 27 1994 | Applied Materials, Inc | Etching titanium nitride using carbon-fluoride and carbon-oxide gas |
5401350, | Mar 08 1993 | Lam Research Corporation | Coil configurations for improved uniformity in inductively coupled plasma systems |
5414246, | Dec 27 1993 | FORD GLOBAL TECHNOLOGIES, INC A MICHIGAN CORPORATION | Apparatus for scaleless induction heating |
5421891, | Jun 13 1989 | SPTS TECHNOLOGIES LIMITED | High density plasma deposition and etching apparatus |
5423945, | Sep 08 1992 | Applied Materials, Inc | Selectivity for etching an oxide over a nitride |
5468341, | Dec 28 1993 | NEC Corporation | Plasma-etching method and apparatus therefor |
5477975, | Oct 15 1993 | Applied Materials, Inc | Plasma etch apparatus with heated scavenging surfaces |
5514246, | Jun 02 1994 | Micron Technology, Inc | Plasma reactors and method of cleaning a plasma reactor |
5529657, | Oct 04 1993 | Tokyo Electron Limited | Plasma processing apparatus |
5556501, | Oct 03 1989 | Applied Materials, Inc. | Silicon scavenger in an inductively coupled RF plasma reactor |
5753044, | Feb 15 1995 | Applied Materials, Inc | RF plasma reactor with hybrid conductor and multi-radius dome ceiling |
6077384, | Aug 11 1994 | Applied Materials, Inc | Plasma reactor having an inductive antenna coupling power through a parallel plate electrode |
DE3942964, | |||
EP403418, | |||
EP413282, | |||
EP520519, | |||
EP552490, | |||
EP552491, | |||
EP596551, | |||
EP601468, | |||
EP641013, | |||
EP651434, | |||
EP680072, | |||
EP702391, | |||
EP710055, | |||
EP727807, | |||
EP727923, | |||
EP742577, | |||
EP756309, | |||
EP807952, | |||
GB231197, | |||
JP55154582, | |||
JP57155732, | |||
JP61142744, | |||
JP61147531, | |||
JP6191377, | |||
JP62254428, | |||
JP639120, | |||
WO9220833, | |||
WO9708734, | |||
WO9110341, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 06 1997 | COLLINS, KENNETH | Applied Materials, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010728 | /0670 | |
Jan 14 1997 | GROECHEL, DAVID | Applied Materials, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010728 | /0670 | |
Jan 15 1997 | RICE, MICHAEL | Applied Materials, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010728 | /0670 | |
Jan 15 1997 | TROW, JOHN | Applied Materials, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010728 | /0670 | |
Jan 15 1997 | BUCHBERGER, DOUGLAS | Applied Materials, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010728 | /0670 | |
Jan 15 1997 | ASKARINAM, ERIC | Applied Materials, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010728 | /0670 | |
Jan 15 1997 | TSUI, JOSHUA | Applied Materials, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010728 | /0670 | |
Jan 15 1997 | HUNG, RAYMOND | Applied Materials, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010728 | /0670 | |
Mar 30 2000 | Applied Materials Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 26 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 02 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 03 2014 | REM: Maintenance Fee Reminder Mailed. |
Feb 25 2015 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Feb 25 2006 | 4 years fee payment window open |
Aug 25 2006 | 6 months grace period start (w surcharge) |
Feb 25 2007 | patent expiry (for year 4) |
Feb 25 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 25 2010 | 8 years fee payment window open |
Aug 25 2010 | 6 months grace period start (w surcharge) |
Feb 25 2011 | patent expiry (for year 8) |
Feb 25 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 25 2014 | 12 years fee payment window open |
Aug 25 2014 | 6 months grace period start (w surcharge) |
Feb 25 2015 | patent expiry (for year 12) |
Feb 25 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |