In at least one embodiment, a circuit for a multi-channel tester having a central resource, a plurality of outputs, and a switching matrix coupling the central resource to the plurality of outputs via a plurality of selectable channels. Each of the selectable channels having pin diodes coupled in a half-bridge configuration. A first, a second, and a third biasing source for forward biasing the pin diodes. The first and second biasing sources are coupled to a central resource coupled end and an output coupled end of the half-bridge, respectively. The third biasing source is coupled to a common node. The first and second biasing sources are constructed to provide substantially balanced outputs and such that the sum of the outputs of the first and second biasing sources are substantially balanced with respect to the output of the third bias source. In some embodiments, a the plurality of selectable channels comprises the same first biasing source. In some embodiments, each of the plurality of channels comprises a different second biasing source. In some embodiments, pin electronics drivers can be used as the second biasing source. In some embodiments, a single third biasing source can be coupled to each of the common nodes of the plurality of selectable channels via one of a plurality of switches. In some embodiments, the pin diodes can be located near the central resource end of the channel and near the output pin end of the channel allowing cleaner more accurate voltage/timing measurements.
|
34. An automated multi-channel tester comprising:
a) a central resource; b) a plurality of outputs; and c) a switching matrix coupling the central resource to the plurality of outputs via a plurality of selectable channels, each of the channels comprising: (i) pin diodes coupled in a half-bridge configuration having a central resource coupled end, an output coupled end, and a common node; and (ii) a first, a second, and a third biasing source for forward biasing the pin diodes, the first and second biasing sources being coupled to the central resource coupled end and the output coupled end of the half-bridge, respectively, the third biasing source being coupled to the common node, the first and second biasing sources being constructed to provide substantially balanced outputs and such that the sum of the outputs of the first and second biasing sources are substantially balanced with respect to the output of the third bias source. 1. A circuit for a multi-channel tester comprising:
a) a central resource; b) a plurality of outputs; and c) a switching matrix coupling the central resource to the plurality of outputs via a plurality of selectable channels, each of the channels comprising: (i) pin diodes coupled in a half-bridge configuration having a central resource coupled end, an output coupled end, and a common node; and (ii) a first, a second, and a third biasing source for forward biasing the pin diodes, the first and second biasing sources being coupled to the central resource coupled end and the output coupled end of the half-bridge, respectively, the third biasing source being coupled to the common node, the first and second biasing sources being constructed to provide substantially balanced outputs and such that the sum of the outputs of the first and second biasing sources are substantially balanced with respect to the output of the third bias source. 23. A circuit for a multi-channel tester comprising:
a) a plurality of pin diodes coupled to form a switching matrix configured so as to be capable of coupling a central resource to a plurality of output pins, the switching matrix comprising: (i) a first plurality of parallel coupled pin diodes capable of being coupled to the central resource; (ii) a second plurality of pin diodes comprising groups of parallel coupled pin diodes, each of the pin diodes of the first plurality of parallel coupled pin diodes being coupled in series to a different one of the groups of diodes; (iii) a third plurality of pin diodes comprising groups of parallel coupled pin diodes, each of the pin diodes of the second plurality of pin diodes being coupled in series to a different one of the groups of parallel coupled pin diodes of the third plurality of pin diodes; and (iv) a fourth plurality of pin diodes comprising groups of parallel coupled pin diodes, each of the pin diodes of the third plurality of pin diodes being coupled in series to a different one of the groups of parallel coupled pin diodes of the fourth plurality of pin diodes; b) a first bias source coupled to the first plurality of parallel coupled pin diodes; c) a plurality of second bias sources, each of the plurality of second bias sources being couple adjacent a respective one of the plurality of output pins; d) a third bias source coupled via a plurality of solid state switches to the switching matrix; and e) wherein the switching matrix is constructed in a half-bridge configuration such that the first current source, a selected one of the second bias sources, and the third bias source via a selected solid state switch are capable of forward biasing selected pin diodes so as to be capable of selectively forming a channel from the central resource to each of the plurality of output pins.
2. The circuit of
a) at least two series connected pin diodes coupled to the central resource adjacent the central resource; and b) at least two series connected pin diodes coupled adjacent the output coupled end of the selected channel.
3. The circuit of
4. The circuit of
5. The circuit of
6. The circuit of
7. The circuit of
8. The circuit of
9. The circuit of
10. The circuit of
11. The circuit of
a) a plurality of pin diodes comprising a D1 level coupled in parallel to the central resource; b) a plurality of pin diodes comprising a D2 level, the plurality of pin diodes of the D2 level comprising a plurality of groups comprising parallel coupled pin diodes, each of the plurality of D1 level diodes being coupled to a different one of the groups of parallel coupled pin diodes; c) a plurality of pin diodes comprising a D3 level, the plurality of pin diodes of the D3 level comprising a plurality of groups comprising parallel coupled pin diodes, each of the plurality of D2 level diodes being coupled to a different one of the groups of parallel coupled pin diodes of the D3 level; and d) a plurality of pin diodes comprising a D4 level, the plurality of pin diodes of the D4 level comprising a plurality of groups comprising parallel coupled pin diodes, each of the plurality of D3 level diodes being coupled to a different one of the groups of parallel coupled pin diodes of the D4 level.
12. The circuit of
a) a D1 level pin diode series coupled to a D2 level pin diode, the series coupled D1 and D2 level pin diodes being series coupled to the central resource proximate to the central resource; and b) a D3 level pin diode coupled in series to a D4 level pin diode, the series coupled D1 and D2 level pin diodes being series coupled to an output pin proximate to an output of the selectable channel.
13. The circuit of
a) at least one reverse bias source coupled to the plurality of D1 level diodes so as to allow selective reverse biasing of the plurality of D1 level diodes; and b) at least one reverse bias source coupled to the plurality of D4 level diodes so as to allow selective reverse biasing of the plurality of D4 level diodes.
14. The circuit of
15. The circuit of
16. The circuit of
a) a plurality of pin diodes comprising a D1 level coupled in parallel to the central resource; b) a plurality of pin diodes comprising a D2 level, the plurality of pin diodes of the D2 level comprising a plurality of groups comprising parallel coupled pin diodes, each of the plurality of D1 level diodes being coupled to a different one of the groups of parallel coupled pin diodes; c) a plurality of pin diodes comprising a D3 level, the plurality of pin diodes of the D3 level comprising a plurality of groups comprising parallel coupled pin diodes, each of the plurality of D2 level diodes being coupled to a different one of the groups of parallel coupled pin diodes of the D3 level; and d) a plurality of pin diodes comprising a D4 level, the plurality of pin diodes of the D4 level comprising a plurality of groups comprising parallel coupled pin diodes, each of the plurality of D3 level diodes being coupled to a different one of the groups of parallel coupled pin diodes of the D4 level.
17. The circuit of
a) at least one reverse bias source coupled to the plurality of D1 level diodes so as to allow selective reverse biasing of the plurality of D1 level diodes; and b) at least one reverse bias source coupled to the plurality of D4 level diodes so as to allow selective reverse biasing of the plurality of D4 level diodes.
18. The circuit of
a) a plurality of switches providing switchable coupling to the third biasing source at each node between the D2 level pin diodes and the respective coupled group of D3 level diodes; and b) each of the plurality of D1 level diodes being coupled to the same first biasing source, and wherein each of the plurality of D4 level diodes is coupled to a different second biasing source.
19. The circuit of
20. The circuit of
21. The circuit of
a) at least one reverse bias source coupled to the plurality of D1 level diodes so as to allow selective reverse biasing of the plurality of D1 level diodes; and b) at least one reverse bias source coupled to the plurality of D4 level diodes so as to allow selective reverse biasing of the plurality of D4 level diodes.
22. The circuit of
24. The circuit of
25. The circuit of
26. The circuit of
27. The circuit of
28. The circuit of
29. The circuit of
30. The circuit of
31. The circuit of
32. The circuit of
33. The circuit of
35. The tester of
a) at least two series connected pin diodes coupled to the central resource adjacent the central resource; and b) at least two series connected pin diodes coupled adjacent the output coupled end of each of the plurality of selectable channels.
36. The tester of
37. The tester of
38. The tester of
a) at least two series connected pin diodes coupled to the central resource adjacent the central resource; and b) at least two series connected pin diodes coupled adjacent the output coupled end of each of the selectable channels.
|
Automatic test equipment or ATE is used to test semiconductor or other type devices at various stages of manufacture. An ATE tester generates signals, supplies the signals to selected pins of a device under test or DUT, and monitors the responses to these signals to evaluate the fitness of the DUT. These signals include DC signals, and time varying signals such as AC, pulsed, or other periodic signals.
To provide these signals with precision to each of the selected pins, a single central resource, such as an oscillator, pulse generator, sine wave generator, etc., is used. The signal provided by such central resource is switched along a selected channel to a pin under test.
In the past, this was accomplished using a relay matrix configured in a binary tree structure as shown in FIG. 1.
Although this configuration provides several advantages, there are several drawbacks associated with the use of relays as discussed in U.S. Pat. No. 6,331,783 by Steven Hauptman, filed on Oct. 19, 1999, entitled CIRCUIT AND METHOD FOR IMPROVED TEST AND CALIBRATION IN AUTOMATED TEST EQUIPMENT, issued on Dec. 18, 2001, herein incorporated by reference in its entirety.
A significant drawback is that relays is that polymer can build up on the surface of the relay contacts. Contacts are susceptible to polymer build-up when switched dry rather than under an applied current or voltage. Such polymer build-up increases contact resistance. Moreover, the resistance caused by polymer build-up varies each time the contacts are closed. This is particularly true in relays designed for high bandwidth applications. In such applications, relays having small contacts to provide lower capacitance along the high frequency transmission line also have a reduced spring force, which facilitates resistance variations in polymerized contacts. In testers designed to test devices 125 Mhz-500 Mhz or greater, relays normally having only a fraction of an ohm resistance, can develop several ohms of resistance. This results in each closure of the relay leading to a different resistance value, which affects measurement precision and, consequently, the reliability of the tester. As such, relays contribute to tester down time, slowing production and reducing product margins. To compete in semiconductor and other electronic devices markets, manufacturers require more reliable test equipment.
Another drawback of that the binary relay tree configuration is that it requires a large number of relatively large sized relays. To go from one resource to N output pins requires N-1 relays. With 128 pins, seven relays are present in the transmission channel. Due to their size, the relays must be spread across the circuit board resulting in location of the relays along the transmission channel rather than close to the ends. This causes a skin effect problem resulting in signal transitions to be less defined. Such a degraded signal can cause inaccuracy during signal calibration and test measurements.
What is needed is a reliable circuit for accurate testing in a multi-channel tester.
In at least one embodiment, a circuit for a multi-channel tester having a central resource, a plurality of outputs, and a switching matrix coupling the central resource to the plurality of outputs via a plurality of selectable channels. Each of the selectable channels having PIN diodes coupled in a half-bridge configuration. A first, a second, and a third biasing source are provided for forward biasing the PIN diodes. The first and second biasing sources are coupled to a central resource coupled end and an output coupled end of the half-bridge, respectively. The third biasing source is coupled to a common node. The first and second biasing sources are constructed to provide substantially balanced outputs and so that the sum of the outputs of the first and second biasing sources is substantially balanced with respect to the output of the third bias source.
In one embodiment, a the plurality of selectable channels comprises the same first biasing source. Further, in some embodiments, each of the plurality of channels comprises a different second biasing source. In some embodiments, pin electronics drivers are used as second biasing sources. In further embodiments, a single third biasing source is coupled to each of the common nodes of the plurality of selectable channels via one of a plurality of switches.
It is possible in some embodiments, to locate the PIN diodes near the central resource end of the channel and near the output pin end of the channel allowing cleaner more accurate voltage/timing measurements.
In the embodiment illustrated in
In the D1 level, four PIN diodes are coupled in parallel to the central resource 310. At the D2 level are four groups of four parallel coupled PIN diodes. Each of the D2 groups of PIN diodes are coupled in series to a different one of the D1 level PIN diodes.
At the D3 level are sixteen groups (not all shown) of four parallel coupled PIN diodes. In
With the embodiment illustrated in
The signals may be communicated to/from one of the pins 320 by activating the first current source 360 in conjunction with the appropriate second and third current sources 370 and 380. For example, a channel from the central resource 310 to output pin 370a can be formed by activating second current source 370a and third current source 380a.
Turning to
Typically, biasing of the channel will result in DC offsets to showing up. If the half-bridge is not perfectly balanced, however, an offset can be applied to compensate. For example, before sending a signal pulse along the channel, the low and high voltage levels are measured at the central resource end and at the output pin end of the channel with a calibration circuit. A calibration circuit such as disclosed in above referenced U.S. Pat. application Ser. No. 09/420,497 by Steven Hauptman, incorporated by reference, may be provided for this purpose on each channel. A pin electronics driver 570 with backmatch resistor 571 may be employed to apply the proper compensation offset required to balance the half-bridge.
Additional biasing sources may be employed to reverse bias non-transmission channel diodes if desired to reduce transmission channel capacitance. One or more biasing sources 565 can be employed to reverse bias the diodes of the D1 level that do not form part of a selected transmission channel. Likewise, one or more biasing sources 575 can be employed to reverse bias groups of D4 level diodes that do not form part of the selected transmission channel.
As illustrated in
In addition, the pin electronics drivers 570 conveniently may be used as reverse biasing sources for the associated diode of the D4 level. For example, in the illustration of
Employing PIN diodes in the matrix configuration illustrated in
In comparison to other diodes, such as normal silicon PN junction diodes and hot carrier or Schottkey P-metal junction diodes, PIN diodes have both a low resistance in the open state (under high bias) and a low capacitance in the off state. Low capacitance in the off state combined with low resistance in the on state allows several diodes to be coupled in parallel along the transmission channel while not impacting the high frequency bandwidth of the transmission channel. As such, the use of PIN diodes allows the switching matrix of
A further advantage is that PIN diodes are small in size. Whereas the dimension of a form-C relay is on the order of about 9×14 mm, a PIN diode, such as a SOT-23 manufactured by Agilent Corp. located in Palo Alto, Calif., has dimensions on the order of about 2.6×3.1 mm. This, in combination with fewer levels, allows placement of some PIN diodes physically near the common resource 310 and some PIN diodes physically near to the respective output pin 320 rather than physically spread along the transmission channel as is the case the binary relay tree. Placement of the diodes in this manner results in diode losses appearing, for timing purposes, as part of the forward biasing source, i.e. as part of the backmatch resistor. This reduces the skin effect problem dramatically, and allows cleaner more accurate voltage/timing measurements. This is of particular importance during calibration.
As such, in some embodiments, to provide cleaner more accurate voltage/timing measurements, half of the diodes of switching matrix are located near the central resource, while the other half of the diodes of the switching matrix are located near the pins. In such embodiments, the switching matrix is physically divided into two locations within the tester.
It is also possible in some embodiments, if desired, to employ the PIN diode matrix to simultaneously supply/receive signals from/at a single central resource to/from multiple output pins. This is not possible with the binary relay tree.
Although illustrated with a 128 pin output, some embodiments of the present invention are not limited to 128 pins. It is contemplated that some embodiments may provide coupling from the central resource to a greater number of pins. In one embodiment, an equal number of diode voltage drops may be provided on either side of the half-bridge, for example six diodes are located in each channel, with three diodes on either side of the common node of each channel. Thus, in such an embodiment, there are more levels of diodes.
While the preferred embodiments of the present invention have been described in detail above, many changes to these embodiments may be made without departing from the true scope and teachings of the present invention. The present invention, therefore, is limited only as claimed below and the equivalents thereof.
Patent | Priority | Assignee | Title |
10641820, | Oct 19 2018 | Teradyne, Inc | Automated test equipment with relay hot-switch detection |
7026822, | Jan 04 2005 | Associated Research, Inc. | High voltage switching matrix for electrical safety compliance test equipment |
7560947, | Sep 28 2005 | Teradyne, Inc. | Pin electronics driver |
7957461, | Mar 31 2005 | Teradyne, Inc | Calibrating automatic test equipment |
8692538, | Jun 09 2011 | Teradyne, Inc. | Test equipment calibration |
Patent | Priority | Assignee | Title |
4249150, | Apr 30 1979 | Motorola, Inc. | High power RF relay switch |
4251742, | Apr 09 1979 | RCA Corporation | Current source, as for switching PIN diodes |
4629906, | May 06 1985 | Motorola, Inc. | Bias sharing an electronic switch and an active device |
4649354, | Dec 16 1985 | Hewlett-Packard Company | Switchable multi-frequency dielectric resonator oscillator |
4825081, | Dec 01 1987 | Martin Marietta Corporation | Light-activated series-connected pin diode switch |
5578932, | May 24 1993 | Agilent Technologies, Inc | Method and apparatus for providing and calibrating a multiport network analyzer |
6229412, | Mar 31 1999 | Tektronix, Inc.; Tektronix, Inc | PIN diode switch to AC ground with three biasing sources |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 20 2001 | HAUPTMAN, STEVEN | Teradyne, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011646 | /0069 | |
Mar 02 2001 | Teradyne, Inc. | (assignment on the face of the patent) | / | |||
May 05 2005 | HUSSEY, ALAN | Teradyne, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017154 | /0442 | |
Nov 14 2008 | Teradyne, Inc | BANK OF AMERICA, N A , AS ADMINISTRATIVE AGENT | NOTICE OF GRANT OF SECURITY INTEREST IN PATENTS | 021912 | /0762 | |
Apr 27 2009 | BANK OF AMERICA, N A | Teradyne, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 022668 | /0750 | |
Apr 27 2015 | Teradyne, Inc | BARCLAYS BANK PLC | PATENT SECURITY AGREEMENT | 035507 | /0116 | |
Apr 27 2015 | Litepoint Corporation | BARCLAYS BANK PLC | PATENT SECURITY AGREEMENT | 035507 | /0116 | |
Jun 27 2019 | BARCLAYS BANK PLC, AS COLLATERAL AGENT | Energid Technologies Corporation | RELEASE OF SECURITY INTEREST IN INTELLECTUAL PROPERTY | 049632 | /0940 | |
Jun 27 2019 | BARCLAYS BANK PLC, AS COLLATERAL AGENT | GENRAD, LLC | RELEASE OF SECURITY INTEREST IN INTELLECTUAL PROPERTY | 049632 | /0940 | |
Jun 27 2019 | BARCLAYS BANK PLC, AS COLLATERAL AGENT | Nextest Systems Corporation | RELEASE OF SECURITY INTEREST IN INTELLECTUAL PROPERTY | 049632 | /0940 | |
Jun 27 2019 | BARCLAYS BANK PLC, AS COLLATERAL AGENT | EAGLE TEST SYSTEMS, INC | RELEASE OF SECURITY INTEREST IN INTELLECTUAL PROPERTY | 049632 | /0940 | |
Jun 27 2019 | BARCLAYS BANK PLC, AS COLLATERAL AGENT | Teradyne, Inc | RELEASE OF SECURITY INTEREST IN INTELLECTUAL PROPERTY | 049632 | /0940 | |
Jun 27 2019 | BARCLAYS BANK PLC, AS COLLATERAL AGENT | Litepoint Corporation | RELEASE OF SECURITY INTEREST IN INTELLECTUAL PROPERTY | 049632 | /0940 | |
May 01 2020 | Teradyne, Inc | Truist Bank | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 052595 | /0632 |
Date | Maintenance Fee Events |
Nov 20 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Nov 22 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 22 2014 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 20 2006 | 4 years fee payment window open |
Nov 20 2006 | 6 months grace period start (w surcharge) |
May 20 2007 | patent expiry (for year 4) |
May 20 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 20 2010 | 8 years fee payment window open |
Nov 20 2010 | 6 months grace period start (w surcharge) |
May 20 2011 | patent expiry (for year 8) |
May 20 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 20 2014 | 12 years fee payment window open |
Nov 20 2014 | 6 months grace period start (w surcharge) |
May 20 2015 | patent expiry (for year 12) |
May 20 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |