In an electronic circuit supplied from supply terminals, a terminal in the circuit being biased to a voltage between the supply terminal voltages, connections from power supply terminals are made via current generator means.
The circuit is preferably an RF, balanced and/or oscillator circuit.
The current generator means are preferably controllable current generators, preferably controlled by an AGC, or a common mode or differential voltage control circuit.
Preferably, the controllable current generators comprise a FET or are substantially constituted by each one MOS-FET.
A balanced, common-base, low-voltage Pierce crystal oscillator with two transistors and four to six current generator means is disclosed.
|
1. An electronic circuit comprising
first and second power supply terminals having different voltage potentials, a circuit node arranged to be biased to a voltage in the range between the voltages of said first and second power supply terminals by controllable current generator means, wherein the controllable current generator means is arranged to stabilise the voltage of said circuit node by using one or more control signal sources which form part of a closed loop in the electronic circuit.
2. An electronic circuit as claimed in
3. An electronic circuit according to
5. An electronic circuit according to
6. An electronic circuit according to
7. An electronic circuit according to
8. An electronic circuit according to
9. An electronic circuit according to
10. An electronic circuit according to
11. An electronic circuit according to
12. An electronic circuit according to
13. An electronic circuit according to
14. An electronic circuit according to
15. An electronic circuit according to
current is supplied from a first power supply terminal to the transistor collector terminals via controllable current generators controlled from a servo loop circuit having the common mode voltage of said transistor collector terminals as the controlled variable; current is added to the currents supplied from the first power supply terminal to said collector terminals by controllable current generators controlled from differential outputs of a differential amplifier in a servo loop circuit having the differential voltage of said transistor collector terminals as the controlled variable; and current is drained from the transistor emitters to a second power supply terminal via controllable current generators controlled from an AGC circuit controlling the output voltage and/or the gain of the crystal oscillator.
16. An electronic circuit according to
17. An electronic circuit according to
|
The invention relates to an electronic circuit being supplied from differential voltage (e.g. positive and negative) power supply terminals, in which a terminal in the circuit is biased to a voltage in the range between the voltages of the power supply terminals.
The circuit of the invention is i.a. suitable for use in differential crystal oscillators or similar circuits.
Differential crystal oscillators are well known in the art, being supplied with power via resistors or inductors.
From U.S. Pat. No. 5,912,594 a Pierce oscillator is known, having a current source type biasing element, used as an emitter impedance. According to said patent, this element represents a high impedance, ideally a no-load impedance for high-frequency currents.
It is an object of the present invention to improve the general performance of circuits of the type mentioned at the outset, in particular of a low-voltage differential oscillator.
In a first aspect, the present invention provides an electronic circuit comprising first and second power supply terminals having different voltage potentials, a circuit node arranged to be biased to a voltage in the range between the voltages of said first and second power supply terminals by controllable current generator means, wherein the controllable current generator means is arranged to stabilise the voltage of said circuit node by using one or more control signal sources which form part of a closed loop in the electronic circuit.
Two kind of control signal sources are used to stabilise the voltage of the said circuit node; a control signal source where the control signal is derived from the signal to be controlled, e.g. by an AGC (Automatic Gain Control) circuit, and a reference control signal source, e.g. by a DC voltage source. In general, any control/feedback circuit uses both with the circuit configured so that the signal derived from the signal to be controlled is held at the same level as the reference signal. The control signal source is generally a circuit, and the AGC circuit is an example of one such circuit.
Preferably, the first and second power supply terminals respectively have positive and negative voltage potentials.
In an electronic circuit being supplied from positive and negative power supply terminals, a terminal in the circuit being biased to a voltage in the range between the voltages of said positive and negative power supply terminals, this object is met in that connections from said power supply terminals to the circuit are made through current generator means.
By this measure, said connections will attain a comparatively high impedance, seen from the circuit towards the supply lines, and thereby providing an improved isolation of the circuit against small signals from the supply lines (typically noise and stray signals), as well as large signals from the supply lines (deviations of the supply voltage, etc.).
Further, control of the working conditions of the circuit will be facilitated as the current generator means will readily permit biasing the circuit or part of it to a desired voltage between the voltages of the supply lines, the current generator means enabling the circuit to "float" freely between the voltages of the supply lines.
When controllable current sources or generators are used, the parameters of the circuit may advantageously be adapted to shifting working conditions by suitable control of the currents supplied by the current generators.
The electronic circuit may be a RF (radio frequency) circuit. The electronic circuit may be an oscillator circuit. In such a case, the circuit may be a crystal oscillator circuit. In such circuits, the isolation mentioned will be of particular importance. In RF circuits, said high impedances will facilitate an effective decoupling of the supply lines. In oscillator circuits, an improved isolation is in any case important in order to obtain as low a noise level on the oscillator output signal as possible.
In a particularly preferred embodiment, the circuit comprises a common-base, balanced Pierce crystal oscillator comprising two transistors with their bases connected to a fixed DC bias source, the collectors of the transistors connected to each their output terminal of the circuit and to each their terminal of a quartz crystal, capacitive voltage divider feedback paths leading from each collector to an associated transistor emitter.
Preferably, the electronic circuit is a balanced circuit comprising two substantially identical or mirrored sub-circuits. In another preferred embodiment, the circuit may be a balanced circuit comprising two substantially identical or mirrored sub-circuits and wherein the circuit comprises a balanced Pierce oscillator.
When use is made of the invention in a balanced circuit, a synergetic effect is obtained in that the high impedances of the current generator means tend to enhance the isolation of the circuit from common mode disturbances which is generally already present to a substantial degree in a balanced circuit.
The electronic circuit may comprise two or more controllable current generator means and a corresponding number of circuit nodes, wherein two or more of the current generator means are arranged to utilise the same control signal source to stabilise the voltage in the corresponding circuit node. In this case, particular advantages are obtained in that a circuit parameter for the balanced circuit as a whole will be controllable from one and the same control input terminal. In this way, a particularly efficient and exact control of said common mode voltage is obtained.
In this case, said control signal source may form part of a closed loop stabilising the differential voltage of the nodes connecting said two controllable current generators to said electronic circuit. In this way, a particularly efficient and exact control of said differential voltage is obtained, which according to the invention may advantageously be combined with the aforementioned control of the corresponding common mode voltage.
The control signal source is generally a circuit. The control signal source may be an AGC circuit. In this way, a particularly simple and component effective AGC is had for a differential electronic circuit, in situations where e.g. the gain of the circuit is depending on the current supplied or drained by the current generator means.
In one specific embodiment, the electronic circuit may comprise two or more controllable current generator means and a corresponding number of circuit nodes, wherein two or more of the current generator means are arranged to utilise the same control signal source to stabilise the voltage in the corresponding circuit node and wherein said same control signal source forms part of a closed loop stabilising the common mode voltage of the nodes connecting said two controllable current generators to said electronic circuit.
In one embodiment, the electronic circuit may comprise two or more controllable current generator means and a corresponding number of circuit nodes, and the outputs of the controllable current generator means may each be connected to different nodes, and these nodes may be connected to one another by one or more active/passive components. The active component may be a transistor or other such component, and the passive component may be a resistor or other such component.
In this case, the circuit connected between the outputs of the controllable current generator means will have a comparatively large impedance with respect to supply terminals.
In another specific embodiment, the electronic circuit may comprise a common-base, balanced Pierce crystal oscillator comprising two transistors with their bases connected to a fixed DC bias source, the collectors of the transistors connected to each their output terminal of the circuit and to each their terminal of a quartz crystal, capacitive voltage divider feedback paths leading from each collector to an associated transistor emitter, characterised in that:
current is supplied from a first power supply terminal to the transistor collector terminals via controllable current generators controlled from a servo loop circuit having the common mode voltage of said transistor collector terminals as the controlled variable;
current is added to the currents supplied from the first power supply terminal to said collector terminals by controllable current generators controlled from differential outputs of a differential amplifier in a servo loop circuit having the differential voltage of said transistor collector terminals as the controlled variable; and
current is drained from the transistor emitters to a second power supply terminal via controllable current generators controlled from an AGC circuit controlling the output voltage and/or the gain of the crystal oscillator.
In this circuit, current is according to the invention supplied from a first power supply terminal to the transistor collector terminals via controllable current generators controlled from a servo loop circuit having the common mode voltage of said transistor collector terminals as the controlled variable; current is added to the currents supplied from the first power supply terminal to said collector terminals by controllable current generators controlled from differential outputs of a differential amplifier in a servo loop circuit having the differential voltage of said transistor collector terminals as the controlled variable; and current is drained from the transistor emitters to a second power supply terminal via controllable current generators controlled from an AGC circuit controlling the output voltage and/or the gain of the crystal oscillator.
This circuit combines the advantages of the invention mentioned above, the invention thereby providing a balanced Pierce type oscillator of superior performance, thereby contributing i.a. to: enhanced isolation from supply lines, improved control of crystal oscillating mode, independent control or servo control of differential and common mode working points, simple but effective AGC means, and use of supply voltages down to 1.8 V.
In such a case, the controllable current generators may comprise, as a major functional element, a FET (field effect transistor). A FET considered as a component has as intrinsic characteristics many of the features needed in a controllable current generator. Thus, a considerable saving in component count may be obtained by utilising in the circuit of the invention the rather linear interdependence between gate voltage and drain current of the FET.
In other embodiment, the controllable current generators may comprise, as a major functional element, a FET (field effect transistor) and wherein controllable current generators are substantially constituted by each one MOS-FET (metal oxide semiconductor field effect transistor), the source and drain of said FET constituting the supply terminals of the respective current generator, and the gate of said FET constituting the control input terminal of said respective current generator.
This embodiment will imply an ultimately simple controllable current generator, having quite satisfactory performance for the purpose of this invention.
Below, the invention will be explained in more detail by means of embodiment examples and with reference to the drawings, in which
The same reference designations designates the same or similar elements in all the figures.
In
Supply current is fed from a power supply terminal 2 (positive, or Vcc) via current generator means 3-4 having a high small-signal and large-signal impedance to the collector terminals 8-9 of two transistors 10-11, two output terminals 5-6 as well being connected to the collector terminals 8-9, respectively. Preferably, output signals are taken from the output terminals via suitable buffer circuits, these preferably being differential buffer circuits.
In operation, the two outputs 5-6 will operate in phase opposition, and thus the voltage across the crystal 7, which is connected between the collector terminals 8-9, will be an AC voltage with ideally no DC component.
The base terminals of the two transistors 10-11 are connected together at a node 12 which is biased by a DC bias generator 13. The node 12 represents a virtual ground terminal owing to the symmetry of the oscillator circuit; the DC generator may according to the invention have a low impedance at low frequencies, thereby further qualifying the node 12 as a virtual ground terminal.
At higher frequencies, the DC generator 13 may according to the invention have a substantially higher impedance, thereby tending to isolating the oscillator circuit from ground-induced noise.
Feedback is taken from the collector terminals 8-9 to the emitter terminals 19-20 of the transistors 10-11 via capacitive voltage dividers formed by capacitors 16, 14 and 17, 15, respectively. In this respect, the node 24 between the two capacitors 14-15 represents a virtual ground terminal as well, due to the symmetric operation of the oscillator circuit 1, the two capacitors 14-15 having equal values and the two capacitors 16-17 having equal values.
The supply current is returned to a negative or ground terminal 23 from the emitter terminals 19-20 of the two transistors 10-11 via current generator means 21-22 having high small-signal and large-signal impedances.
As every node or terminal along the symmetry line A-A is in fact a virtual ground terminal, the oscillator circuit 1 can be divided along this line A-A into two subcircuits. The right subcircuit 30 is shown in FIG. 2.
The virtual ground terminals along the line of symmetry A-A are: the Vcc terminal 2; an imaginary "centre tap terminal" 31 of the crystal 7; the base terminal 12; the node 24 between the capacitors 14-15; and the ground terminal 23. In
It is now readily seen from
The use of balanced circuits is generally preferable in RF applications, mainly in order to reduce unwanted radiation, but also in order to e.g. reduce loop currents in ground loops. In general, as high a degree of symmetry as possible is to be preferred in balanced RF circuits, for the same reasons, and especially in order to reduce unwanted radiation.
The use of balanced RF circuits is also preferable in battery powered equipment such as e.g. a mobile telephone, because it permits handling of a higher RF power level in a circuit powered by a given battery voltage.
Further, the use of balanced circuits is preferable in integrated circuits, these most often being made on monolithic semiconductor substrates. The substrate thus being more or less conductive, it will permit stray signals to propagate through the circuit, which in the case of RF signals may be more detrimental to the functioning of the circuit than in the case of DC or logic circuits. The use of balanced circuits on the semiconductor chip will tend to minimise this effect, the balanced signals tending to absorb or balance out stray currents locally within the circuit or within a sub-circuit.
Thus, the oscillator circuit of
The use of current generator means 3-4 and 21-22 according to the invention isolates the oscillator from the Vcc and ground terminals 2, 23 because of the high impedances of the current generator means 3-4 and 21-22.
Hereby, noise, interference and common mode disturbances on the supply and ground rails will be attenuated effectively before they reach the oscillator circuit, to a degree even higher than associated with differential circuits of the prior art.
In a circuit powered by a low voltage in, say, a portable, battery-powered piece of equipment such as e.g. a mobile telephone, resistors typically having a resistance in the order of 2 kOhm are often used in place of the current generator means 3-4, 21-22 of the invention.
Current generator means 3-4 and 21-22 having output impedances in the order of 100 kOhm are easily realised with a quite low component count. According to the invention, this will provide substantially better isolation and lower DC and AC losses by introducing such high impedances between the circuit and the power supply terminals. The lower AC losses will in turn provide for reduced power consumption as well as reduced noise.
In addition, a circuit fed by such current generator means can be operated from very low supply voltages, as the necessary voltage drop across current generator means according to the invention can be quite low, the current generator means still providing satisfactory performance.
The embodiment example in
An intended use of the circuit in
According to the invention, the current generator means are separate for each of the halves of a balanced oscillator circuit. This is the situation illustrated in the drawings, as the current generator means 3 is separate from the current generator means 4, and the current generator means 21 is separate from the current generator means 22.
In an oscillator circuit 40 in
A first control circuit comprises two resistors 48-49; a voltage source 45; a differential amplifier 44; and two controllable current generators 46-47 to constitute the current generator means 3-4 (FIG. 1).
In the first control circuit, the two resistors 48-49 establish a voltage on their common node 50, said voltage corresponding to the common mode voltage of the collector terminals 8-9. The difference between this collector terminal common mode voltage and a pre-set reference bias voltage provided by the voltage generator 45 is amplified by the differential amplifier 44, the output of which is connected to control input terminals of the current generators 46-47.
Thus, from the common mode voltage on the terminals 8-9, a closed loop leads to the negative input of the amplifier 44, through the amplifier 44 and via the control inputs of the current generators 46-47 to the terminals 8-9, and from there via the resistors 48-49 to the node 50 having the potential of the common mode voltage. The first control circuit thus forms a servo loop for controlling the common mode voltage on the collector terminals 8-9.
By providing a certain voltage on the positive input of the amplifier 44, from the voltage generator 45 or by any other means, a desired, corresponding common mode voltage can thus be had on the collector terminals 8-9.
The voltages corresponding to the shown generators 13 and 45 may derived from one common source, thereby reducing the number of required connections from the power supply to the oscillator circuit by one, and hence reducing the risk of inducing drift and noise into the oscillator circuit from the power supply.
As the amplifier 44 can easily be made with a very high input impedance, e.g. by use of internal feed-back, the resistors 48-49 can be made as large as desired within practical limits, thereby not impairing the functioning of the oscillator circuit 40, or implicating any significant AC or DC losses.
A second control circuit comprises a control input 52; and two controllable current generators 53-54 to constitute the current generator means 21-22 (FIG. 1).
By applying a control voltage on the control input terminal 52, the two current generators 53-54 can be controlled to supply a desired common mode current to (or drain a desired common mode current from) the emitter terminals 19-20 of the oscillator circuit 40.
This will control the operating DC current of the transistors and thereby their gain hFE as well as their working points.
Thus, a desired working point of the transistors can be chosen where the circuit is operating at desired linear conditions. Tests have shown that operating conditions can be reached which will enable linear operation of the oscillator circuit 40 under normal oscillation.
This entails the advantage that coupling of common mode noise and disturbances to the differential oscillation and folding of low frequency noise to the oscillation frequency is reduced by minimising the non-linearities. Also, current consumption is minimised, reducing both noise and power consumption.
In addition, the gain hFE of the transistors can be adjusted or controlled while the circuit is operating, thereby providing a simple but effective AGC means.
According to the invention such an effective AGC is preferably utilised for controlling the mode of oscillation of the quartz crystal 7.
In general, one of the possible modes of oscillation of the crystal is a wanted mode. The crystal however having several other mechanical modes of oscillation in the neighbourhood of the frequency of the wanted mode, oscillation in these modes will disturb or "contaminate" the signal of the wanted oscillation mode. Even if the crystal is not actually oscillating in an unwanted mode, such a mode may be disturbing the signal of the wanted mode.
However, the unwanted modes of oscillating generally demands more gain in the oscillator circuit than the wanted mode. Therefore, if the gain can be controlled with an adequate precision, e.g. by means of the AGC means described, it will be possible to operate an oscillator circuit 40 with a gain just sufficient to maintain the wanted mode oscillation, thereby preventing effectively the unwanted modes to disturb the oscillation waveform.
Besides, such effective control of the gain of the oscillator is preferably utilised in a closed AGC loop comparing the amplitude at the oscillator output (or a buffer output) with a reference and controlling the gain via control input 52 to obtain a desired output level.
Hereby, ample gain is provided at start-up of the oscillator, where amplitude is low, for starting the oscillation quickly and at the same time limiting the gain to the just sufficient level mentioned when the oscillator is operating.
Hereby, the invention provides an efficient means for suppressing spurious oscillation modes in a balanced oscillator circuit.
A third control circuit in the oscillator circuit 40 in
The differential outputs of the differential amplifier 41 are coupled to each their control input of the current generators 42-43. Hereby, a change of the amplifier output signal will tend to increase the output current of the one current generator and to reduce the output current of the other current generator.
The current generators 42-43 are coupled in parallel with the current generators 46-47, and thus add current to the currents generated by the current generators 46-47.
As the voltage difference at the inputs of the differential amplifier 41 changes, the third control circuit will therefore increase the collector bias current to the one transistor and reduce the collector bias current to the other transistor in the oscillator circuit 40.
The voltages of the collector terminals 8-9 are however fed back to the differential inputs of the differential amplifier 41, and therefore the third control circuit will stabilise the differential voltage of the collector terminals 8-9 to a desired value; in the embodiment shown in
The use of the third control circuit according to the invention will compensate for mismatch between the left and the right half of the oscillator circuit 40, and will avoid any significant DC voltage across the crystal 7.
In addition, said third control circuit is according to the invention preferably adapted to give a strong feedback at lower frequencies. This will provide the advantage of significantly reducing differential 1/f-noise without affecting the oscillation, which in turn will reduce the risk of such 1/f-noise being folded to the oscillation frequency due to remaining non-linearities in the oscillator circuit.
Instead of using for each collector node (8) two current generators (42, 46) in parallel having each their control input, a single current generator may according to the invention be used, either having two control inputs or having the two control signals (e.g. 100), from the amplifiers 41 and 44 respectively, added in a suitable adder circuit before feeding them to the control input of the single current generator.
By implementing six current generator means 3-4, 21-22 according to the invention, it has thus been made possible to control the bias conditions of a differential oscillator circuit (40) in a particularly efficient and rather simple way. The common mode and differential potentials of the collector terminals (in casu, the terminals having the largest voltage swing) can be controlled independently of each other, and the operating DC current of the transistors (and thereby their gain (hFE)) can be controlled, preferably by an AGC circuit, stabilising the oscillator circuit to a desired working point where the circuit is operating at desired linear conditions.
According to the invention, the current generators 42-43, 46-47 and 53-54 which constitute the current generator means 3-4 and 21-22, are preferably comprising single FETs (field effect transistors), the current path extending from source to drain (or vice versa) and the control input being the gate terminal. Thus, a certain control voltage on the gate terminal will permit a desired DC current flow through the source-drain path.
By this provision, the current generators are established in a particularly simple and cost-effective way, most suitable for implementation in an integrated circuit.
It is particularly preferred that the current generators 42-43, 46-47 and 53-54 are constituted by each one single MOS-FET (metal oxide semiconductor field effect transistor) as shown in
In current generators of this type, very low working voltages can be obtained, providing for using the circuit at lower Vcc voltage than circuits of the prior art being supplied with power via resistors. As mentioned above, embodiments of the circuit according to the invention designed for supply voltages of 1.8 to 2.2 V are obtainable.
In the circuit 40 in
Even if the invention has been explained above with particular reference to balanced oscillator circuits, nothing will prevent the invention from being used in other types of circuits, not necessarily being balanced or RF circuits.
Patent | Priority | Assignee | Title |
11509145, | Jun 14 2019 | X-Wave Innovations, Inc. | In-situ on-line and embedded battery impedance measurement device using active balancing circuits |
7038550, | Sep 21 2004 | Dialog Semiconductor GmbH | Smart current controlled (SCC) resonator driver |
7511590, | Aug 21 2002 | MUFG UNION BANK, N A | Differential crystal oscillator |
7528672, | Sep 29 2003 | Infineon Technologies AG | Oscillator arrangement having increased EMI robustness |
7733190, | Feb 27 2007 | Seiko Epson Corporation | Oscillation circuit and oscillator |
7863989, | Mar 10 2008 | Silicon Laboratories Inc | Replica-bias automatic gain control |
8866557, | Aug 31 2012 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | XTAL oscillator |
Patent | Priority | Assignee | Title |
4208639, | Jun 16 1978 | ALLEGRO MICROSYSTEMS, INC , A CORP OF DE | Constant current source stabilized semiconductor oscillator |
4360789, | Jul 17 1980 | Hughes Aircraft Company | Very low current pierce oscillator |
4479259, | Nov 03 1980 | Siemens Aktiengesellschaft | Transistor oscillator circuit |
4551642, | Mar 05 1982 | Pioneer Electronic Corporation | Level shifting circuit |
4571558, | Nov 01 1983 | CTS Corporation | Voltage controlled crystal oscillator with reduced oscillations at crystal overtones |
4646033, | Apr 03 1986 | Freescale Semiconductor, Inc | Crystal controlled oscillator |
4725790, | Oct 14 1986 | Tektronix, Inc. | Broadband DC level shift circuit with feedback |
4797632, | Nov 18 1986 | U S PHILIPS CORPORATION, A CORP OF DE | Variable gain amplifier circuit and its use in an automatic gain control arrangement |
5347237, | Dec 20 1990 | CIENA LUXEMBOURG S A R L ; Ciena Corporation | Crystal oscillator |
5740213, | Jun 03 1994 | DREYER, STEPHEN F | Differential charge pump based phase locked loop or delay locked loop |
5748040, | Jul 17 1995 | Cirrus Logic, INC | Fully differential high gain cascode amplifier |
5815044, | Aug 28 1995 | Kabushiki Kaisha Toshiba | Variable-reactance circuit |
5818306, | Dec 05 1996 | Electronics and Telecommunications Research Institute | Voltage control oscillation circuit using CMOS |
5821828, | Aug 07 1996 | U.S. Philips Corporation | An oscillator having a voltage controlled amplitude |
5912594, | Mar 23 1996 | HANGER SOLUTIONS, LLC | Compact crystal oscillator having no large capacitor element |
5953173, | Sep 17 1996 | Western Digital Technologies, INC | High CMRR and sensor-disk short-circuit protection device for dual element magnetoresistive heads |
6018261, | Oct 03 1994 | MOTOROLA SOLUTIONS, INC | Method and apparatus for providing a low voltage level shift |
EP515182, | |||
EP601217, | |||
EP978945, | |||
EP1030439, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 12 2001 | Nokia Corporation | (assignment on the face of the patent) | / | |||
Jan 30 2002 | MIDTGAARD, JACOB | Nokia Corporation | CORPORATE MERGER | 012733 | /0342 | |
Jan 16 2015 | Nokia Corporation | Nokia Technologies Oy | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035570 | /0457 | |
Jul 22 2017 | Nokia Technologies Oy | WSOU Investments, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043953 | /0822 | |
Aug 22 2017 | WSOU Investments, LLC | OMEGA CREDIT OPPORTUNITIES MASTER FUND, LP | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 043966 | /0574 | |
May 16 2019 | OCO OPPORTUNITIES MASTER FUND, L P F K A OMEGA CREDIT OPPORTUNITIES MASTER FUND LP | WSOU Investments, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 049246 | /0405 | |
May 16 2019 | WSOU Investments, LLC | BP FUNDING TRUST, SERIES SPL-VI | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 049235 | /0068 | |
May 28 2021 | TERRIER SSC, LLC | WSOU Investments, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056526 | /0093 | |
May 28 2021 | WSOU Investments, LLC | OT WSOU TERRIER HOLDINGS, LLC | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 056990 | /0081 |
Date | Maintenance Fee Events |
Nov 17 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Nov 10 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 13 2014 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 10 2006 | 4 years fee payment window open |
Dec 10 2006 | 6 months grace period start (w surcharge) |
Jun 10 2007 | patent expiry (for year 4) |
Jun 10 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 10 2010 | 8 years fee payment window open |
Dec 10 2010 | 6 months grace period start (w surcharge) |
Jun 10 2011 | patent expiry (for year 8) |
Jun 10 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 10 2014 | 12 years fee payment window open |
Dec 10 2014 | 6 months grace period start (w surcharge) |
Jun 10 2015 | patent expiry (for year 12) |
Jun 10 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |