A digital filter includes a plurality of filter cells, each of which includes circuitry to determine a coefficient for the filter cell, to adjust the coefficient in accordance with a gain that is used by each of the plurality of filter cells, and to multiply input data by the adjusted coefficient in order to generate a filter cell output. An adder circuit generates a filter output by adding filter cell outputs from each of the plurality of filter cells, and an inverse gain circuit adjusts the filter output in accordance with an inverse of the gain used to adjust the coefficients of the plurality of filter cells.
|
1. A digital filter comprising:
a plurality of filter cells, each of the plurality of filter cells including circuitry to determine a coefficient for the filter cell, to adjust the coefficient in accordance with a gain that is used by each of the plurality of filter cells, and to multiply input data by the adjusted coefficient in order to generate a filter cell output; an adder circuit which generates a filter output by adding filter cell outputs from each of the plurality of filter cells; and an inverse gain circuit which adjusts the filter output in accordance with an inverse of the gain used to adjust the coefficients of the plurality of filter cells.
20. A digital filter comprising:
a plurality of filter cells, each of the plurality of filter cells including circuitry to determine a plurality of coefficients for the filter cell, to adjust each of the plurality of coefficients in accordance with a gain that is used by each of the plurality of filter cells, and to multiply a corresponding data value input to the filter cell by a corresponding adjusted coefficient in order to generate to generate a filter cell output; an adder circuit which generates a filter output by adding filter cell outputs from each of the plurality of filter cells; and an inverse gain circuit which adjusts the filter output in accordance with an inverse of the gain used to adjust the coefficients of the plurality of filter cells.
10. A method of filtering input data using a digital filter comprised of a plurality of filter cells, each of the plurality of filter cells for generating a filter cell output based on input data and a coefficient, the method comprising the steps of:
a coefficient determining step for determining a coefficient of each of the plurality of filter cells; a coefficient adjusting step for adjusting the coefficient of each filter cell in accordance with a gain that is used by each of the plurality of filter cells; a multiplying step for multiplying input data in each filter cell by an adjusted coefficient so as to generate a filter cell output for each filter cell; an adding step for adding filter cell outputs from each of the plurality of filter cells so as to generate a filter output; and an output adjusting step for adjusting the filter output in accordance with an inverse of the gain used to adjust the coefficients of the plurality of filter cells.
19. A digital filter comprising:
a first plurality of filter cells, each of the first plurality of filter cells including circuitry to determine a coefficient for the filter cell, to adjust the coefficient in accordance with a first gain that is used by each of the first plurality of filter cells, and to multiply input data by the adjusted coefficient in order to generate a first filter cell output; a first adder circuit which generates a first output by adding first filter cell outputs from each of the first plurality of filter cells; a first inverse gain circuit which generates a first adjusted output by adjusting the first output in accordance with an inverse of the first gain used to adjust the coefficients of the first plurality of filter cells; a second plurality of filter cells, each of the second plurality of filter cells including circuitry to determine a coefficient for the filter cell, to adjust the coefficient in accordance with a second gain that is used by each of the second plurality of filter cells, and to multiply input data by the adjusted coefficient in order to generate a second filter cell output; a second adder circuit which generates a second output by adding second filter cell outputs from each of the second plurality of filter cells; a second inverse gain circuit which generates a second adjusted output by adjusting the second output in accordance with an inverse of the second gain used to adjust the coefficients of the second plurality of filter cells; and a third adder circuit which adds the first adjusted output and the second adjusted output in order to generate a filter output for the digital filter.
2. A digital filter according to
3. A digital filter according to
wherein the gain is determined so that the adjusted coefficient in each filter cell occupies an input range of the multiplier circuit for the filter cell.
4. A digital filter according to
5. A digital filter according to
6. A digital filter according to
7. A digital filter according to
8. A digital filter according to
9. A digital filter according to
11. A method according to
12. A method according to
wherein the gain determining step determines the gain so that the adjusted coefficient in each filter cell occupies an input range of the multiplier circuit for the filter cell.
13. A method according to
14. A method according to
15. A method according to
16. A method according to
17. A method according to
18. A method according to
|
1. Field of the Invention
The present invention is directed to a digital filter which varies the dynamic range of coefficients used therein in order to reduce the size of hardware required to implement the filter. In particular, the invention is directed to a digital filter which adjusts coefficients thereof in accordance with a filter gain, which multiplies each adjusted coefficient by input data and adds the resulting products, and which adjusts the sum of the products in accordance with an inverse of the filter gain.
2. Description of the Related Art
Conventional digital filters, such as finite impulse response (hereinafter "FIR") filters, are comprised of a plurality of filter cells, or "tap" cells, arranged in series. Each filter cell includes a data register for storing a sampled data value and a coefficient register which stores a coefficient for that particular cell. In operation, the same sampled data value is input sequentially to each filter cell, and is multiplied by a coefficient for that cell. The results of these multiplications are then output and combined in order to generate the filter's output. In certain types of digital filters, known as "adaptive" filters, adaptation circuit is also included in each filter cell, which is used to update the cell's coefficients based on a variety of factors, such as channel characteristics or the like, that could affect data transmission.
Problems arise in conventional digital filters due to the way in which such filters multiply the coefficients by the input data. More specifically, conventional digital filters, and in particular adaptive digital filters, often require relatively high bit precision. One way in which to obtain such precision is to use floating point arithmetic to effect the foregoing multiplication. However, floating point arithmetic can require excessive amounts of hardware to implement and can be relatively slow. As a result, floating point arithmetic has proven unsuitable for use in many digital filter applications.
Another way in which conventional digital filters obtain high bit precision is to perform the foregoing multiplication using coefficients that have a relatively large number of bits, i.e., coefficients that have a relatively large dynamic range. In order to process such large numbers of bits, however, these conventional digital filters require relatively large multiplier circuits. As a result, such digital filters also can be relatively large in size. This size constraint can be problematic, particularly in devices such as adaptive equalizers, which require tens or even hundreds of filter tap cells. Moreover, the size of the multiplier circuits used in this type of conventional digital filter also decreases the speed at which those filters operate.
Thus, there exists a need for a way to maintain high bit precision in a digital filter without significantly increasing the size and/or amount of circuitry used in the digital filter, and without significantly decreasing the speed of the digital filter.
The present invention addresses the foregoing need by providing a digital filter which adjusts coefficients in accordance with a gain prior to multiplying the coefficients by the input data. For example, in accordance with the invention, a coefficient whose magnitude has a binary representation of "00000111" can be adjusted to "111" by eliminating the first five zeros, without affecting the value of the coefficient. Using adjusted coefficients such as this, less bit precision is required during multiplication, thereby reducing the size of the multiplication circuit required to perform the multiplication, and increasing the speed at which the multiplication is performed. Moreover, in accordance with the invention, a filter output generated based on results of the multiplication is adjusted based on the inverse of the gain used to adjust the coefficients. As a result, high bit precision is maintained by the filter.
Thus, according to one aspect, the present invention is a digital filter that includes a plurality of filter cells, each of which includes circuitry to determine a coefficient for the filter cell, to adjust the coefficient in accordance with a gain that is used by each of the plurality of filter cells, and to multiply input data by the adjusted coefficient in order to generate a filter cell output. Also included in the digital filter are an adder circuit which generates a filter output by adding filter cell outputs from each of the plurality of filter cells, and an inverse gain circuit which adjusts the filter output in accordance with an inverse of the gain used to adjust the coefficients of the plurality of filter cells.
In preferred embodiments of the invention, the digital filter includes a gain control circuit to determine the gain based on a coefficient of the plurality of filter cells having a highest-order nonzero magnitude bit. In these embodiments of the invention, each of the plurality of filter cells includes a multiplier circuit to multiply the input data by the adjusted coefficient in order to generate the filter cell output, and the gain is determined so that the adjusted coefficient in each filter cell occupies an input range of the multiplier circuit for the filter cell. To this end, each of the plurality of filter cells includes a gain adjusting circuit which adjusts the coefficient for the filter cell by shifting bits comprising the coefficient such that a highest order nonzero magnitude bit of the coefficient is in a most significant bit position of an input to the multiplier circuit. By virtue of these features of the invention, it is possible to reduce the bit precision of the coefficient, e.g., by eliminating unnecessary zeros in the binary representation of the coefficient, and to thereby reduce the size of the multiplier circuit used during the multiplication described above.
In particularly preferred embodiments of the invention, the gain adjusting circuit comprises a barrel shifter which is implemented using a matrix of pass transistors. By implementing the barrel shifter using a matrix of pass transistors, the size of the barrel shifter can be reduced, thereby reducing the overall size of the digital filter even further.
According to another aspect, the present invention is a method of filtering input data using a digital filter comprised of a plurality of filter cells, where each of the plurality of filter cells generates a filter cell output based on input data and a coefficient. The method includes a coefficient determining step for determining a coefficient of each of the plurality of filter cells, a coefficient adjusting step for adjusting the coefficient of each filter cell in accordance with a gain that is used by each of the plurality of filter cells, and a multiplying step for multiplying input data in each filter cell by an adjusted coefficient so as to generate a filter cell output for each filter cell. The method also includes an adding step for adding filter cell outputs from each of the plurality of filter cells so as to generate a filter output, and an output adjusting step for adjusting the filter output in accordance with an inverse of the gain used to adjust the coefficients of the plurality of filter cells.
By adjusting the coefficient of each filter cell in accordance with a gain that is used by each of the plurality of filter cells, and then subsequently adjusting the filter output in accordance with an inverse of the gain used to adjust the coefficients, the invention is able to maintain bit precision of the filter without using excessive amounts of hardware to do so. Moreover, a digital filter which uses the method described above can be made smaller than, and can operate faster than, its conventional counterparts described above.
According to another aspect, the present invention is a digital filter which includes a first plurality of filter cells, each of which includes circuitry to determine a coefficient for the filter cell, to adjust the coefficient in accordance with a first gain that is used by each of the first plurality of filter cells, and to multiply input data by the adjusted coefficient in order to generate a first filter cell output. A first adder circuit generates a first output by adding first filter cell outputs from each of the first plurality of filter cells, and a first inverse gain circuit generates a first adjusted output by adjusting the first output in accordance with an inverse of the first gain used to adjust the coefficients of the first plurality of filter cells. Also included in the digital filter are a second plurality of filter cells, each of which includes circuitry to determine a coefficient for the filter cell, to adjust the coefficient in accordance with a second gain that is used by each of the second plurality of filter cells, and to multiply input data by the adjusted coefficient in order to generate a second filter cell output. A second adder circuit generates a second output by adding second filter cell outputs from each of the second plurality of filter cells, and a second inverse gain circuit generates a second adjusted output by adjusting the second output in accordance with an inverse of the second gain used to adjust the coefficients of the second plurality of filter cells. Finally, a third adder circuit adds the first adjusted output and the second adjusted output in order to generate a filter output for the digital filter.
By virtue of the foregoing features of the invention, it is possible to adjust different coefficients in different groups of filter cells differently, and thereby increase the overall precision of the filter.
According to still another aspect, the present invention is a digital filter which includes a plurality of filter cells, each of which includes circuitry to determine a plurality of coefficients for the filter cell, to adjust each of the plurality of coefficients in accordance with a gain that is used by each of the plurality of filter cells, and to multiply a corresponding data value input to the filter cell by a corresponding adjusted coefficient in order to generate a filter cell output. In the invention, an adder circuit generates a filter output by adding filter cell outputs from each of the plurality of filter cells, and an inverse gain circuit adjusts the filter output in accordance with an inverse of the gain used to adjust the coefficients of the plurality of filter cells.
Thus, the foregoing aspect of the invention combines resource sharing with varying coefficients' dynamic ranges. As a result, this aspect of the invention provides even further reductions in hardware, without sacrificing speed or bit precision.
This brief summary has been provided so that the nature of the invention may be understood quickly. A more complete understanding of the invention can be obtained by reference to the following detailed description of the preferred embodiments thereof in connection with the attached drawings.
First Embodiment
Initially, it is noted that although the present invention can be used with different types of digital filters, the invention will be described in the context of an adaptive FIR filter. In this regard,
Digital filter 1 operates by sampling data from a signal at a predetermined sampling rate, and sequentially shifting the sampled data, labeled 5 in
Each of filter cells 4 processes the sampled data within a single period of the sampling clock signal. As described below in more detail, this processing includes determining a coefficient for each of the plurality of filter cells, adjusting the coefficient of each filter cell in accordance with a gain that is used by each of the plurality of filter cells, and multiplying the sampled data input to each filter cell by an adjusted coefficient so as to generate a filter cell output, labeled 6 in
As shown in
Multiplier circuit 14 multiplies a data value output from data register 9 by a coefficient which has been adjusted by gain adjusting circuit 12. Specifically, gain adjusting circuit 12 adjusts a coefficient output from coefficient register 10 by applying a variable gain 16 thereto (e.g., by multiplying the coefficient by the gain). In this regard, multiplying a binary coefficient by a power of 2N has the effect of shifting that binary coefficient left by "N" bits. Accordingly, gain 16 which, as described below, is a power of 2N, has the effect of shifting bits of the coefficient output from coefficient register 10 to the left. Preferably, this shift is such that a highest order nonzero magnitude bit (i.e., non-sign bit) of the coefficient is in a most significant bit position of an input to multiplier circuit 14, and such that the adjusted coefficient occupies a full dynamic range (i.e., an input range) of multiplier circuit 14.
By way of example, in a case that multiplier circuit 14 comprises an eight-bit multiplier and the coefficient for the cell has an unsigned bit representation of "0000000011001100", gain adjusting circuit 12 applies a gain which shifts bits of the coefficient so that the coefficient comprises "11001100". In this manner, gain adjusting circuit 12 eliminates eight unnecessary zeros from the coefficient. By doing this, the invention is able to replace a relatively large sixteen-bit multiplier circuit with a smaller, eight-bit multiplier circuit, without sacrificing multiplication accuracy. Moreover, since inverse gain circuit 3 adjusts filter output 7 in accordance with an inverse of the gain applied by gain adjusting circuit 12, in this example, the invention is able to maintain sixteen-bit precision. Specifically, the invention is able to maintain sixteen-bit precision by adding eight zeros to high order bit positions of filter output 7.
In the invention, the gain introduced by gain adjusting circuit 12 is variable in response to changes in the filter coefficients. In this regard,
More specifically, barrel shifter 22 applies a gain to a coefficient output from coefficient register 10. As is well known in the art, a barrel shifter, such as barrel shifter 22, can provide any amount of gain that corresponds to a power of two. The amount of gain to be applied by barrel shifter 22 is determined by gain control circuit 20. In this regard, since all filter coefficients are enhanced by the same gain in this embodiment of the invention, gain control circuit 20 determines the gain based on the highest order nonzero magnitude bit in the coefficients of filter cells 4. That is, since barrel shifter 22 shifts bits in the coefficient so that the highest order nonzero magnitude bit in the coefficient is one, gain control circuit 22 determines the amount of bit shift which is to be performed on all coefficients based on the amount of bits that a coefficient having a highest order nonzero magnitude bit can be shifted without affecting its value. For example, if the coefficients comprise unsigned "00001101", "00110011", and "00000011", gain control circuit 20 will identify "00110011" as having the highest order nonzero magnitude bit, and thus select a gain which will shift that coefficient, as well as the other two coefficients by two zeros to the left (since there are zeros in the 128's and 256's positions of the "00110011" coefficient). Specific circuitry for effecting this operation is described below.
Since the coefficients are represented by binary numbers, in a case where there are no sign values in the coefficients (i.e., all the coefficients are positive), the task of locating a coefficient having a highest order nonzero bit comprises merely finding the highest-order nonzero bit among all of the coefficients in filter 1. In cases where the coefficients have sign values, and are represented using conventional two's complement format, the complexity of this task is increased due to the presence of a sign bit in the most significant bit ("MSB") position. Accordingly, the present invention provides unsigned value circuit 21 to address the problem of the sign bit. In operation, unsigned value circuit 21 obtains a coefficient from coefficient register 10, and then determines the magnitude (i.e., the absolute value) of the coefficient by a bitwise inversion of the coefficient in a case that a sign bit for the coefficient indicates that the coefficient is a negative number.
In this regard, unsigned value circuit 21 may include standard logic elements to perform the bitwise inversion of magnitude bits (i.e., non-sign bits) for the coefficient described above.
As shown in
In this regard,
Thus, following processing by unsigned value circuit 21, an unsigned coefficient is output to coefficient magnitude bus 38. Determination of the highest order bit of this coefficient is then performed by gain control circuit 20, which can comprise a priority encoder or the like. Specifically, gain control circuit 20 determines a coefficient value having a highest order nonzero bit, and thus the number of bits by which all coefficients, as well as the filter output, must be shifted.
In this regard, as shown in
The case of a negative coefficient having an inverted magnitude of "0001", in which "0" is the MSB and "1" is the least significant bit ("LSB"), can be used to illustrate the operation of the circuit shown in FIG. 5. More specifically, in this case "0001" is input to ports 40, 41, 42 and 43. As a result, the output of "Shift 0" is "1", and the outputs of "Shift 1", "Shift 2", and "Shift 3" are all "0's". Since the "0001" is inverted, as described above, the actual value of the coefficient in this case is really "1110". Thus, a "1" at "Shift 0", which means that no shift of the data is to be performed, is correct since bits in "1110" should not be shifted. Table 1 shown below provides examples of inputs to gain control circuit 20 for four-bit, nonzero coefficients, and corresponding shift outputs produced thereby.
TABLE 1 | |||||
Input Coefficient | Actual | ||||
(Inverted) | Coefficient | Shift 0 | Shift 1 | Shift 2 | Shift 3 |
0000 | 1111 | 1 | 0 | 0 | 0 |
0001 | 1110 | 1 | 0 | 0 | 0 |
0010 | 1101 | 1 | 0 | 0 | 0 |
0011 | 1100 | 1 | 0 | 0 | 0 |
0100 | 1011 | 1 | 0 | 0 | 0 |
0101 | 1010 | 1 | 0 | 0 | 0 |
0110 | 1001 | 1 | 0 | 0 | 0 |
0111 | 1000 | 1 | 0 | 0 | 0 |
1000 | 0111 | 0 | 1 | 0 | 0 |
1001 | 0110 | 0 | 1 | 0 | 0 |
1010 | 0101 | 0 | 1 | 0 | 0 |
1011 | 0100 | 0 | 1 | 0 | 0 |
1100 | 0011 | 0 | 0 | 1 | 0 |
1101 | 0010 | 0 | 0 | 1 | 0 |
1110 | 0001 | 0 | 0 | 0 | 1 |
Gain control circuit 20 also includes circuitry (not shown) to determine the highest-order nonzero bit in the coefficients of digital filter 1 based on the shift amounts output from the circuit shown in FIG. 5. For example, the shift amounts for all coefficients in digital filter 1 can be logically "OR-ed" in order to find the shift amount for all coefficients in the filter.
As an alternative to the circuitry described above, in a case that coefficients in the filter all have positive values, (i.e., there are no sign bits), the coefficients may simply be output from coefficient register 10 to coefficient magnitude bus 38 without going through unsigned value circuit 21. Thereafter, gain control circuit 20, which in this case may simply comprise plurality of "OR" gates, finds the highest-order nonzero bit by performing a logical OR operation on same order bits from each coefficient. The bit shift amount corresponding to a coefficient having a highest-order nonzero bit is then selected and output based on this operation. One method of implementing this logical OR operation, as well as that described above, is through a distributed means, such as a "wired-OR" of the bits (or a "wired-AND" of the inverted bits).
Once a bit shift amount (i.e., a gain) has been determined, the bit shift amount is then provided to barrel shifters 22 and 24, as shown in FIG. 2. In this regard, as noted above, coefficients in filter cells 4 are shifted by the same amount. Accordingly, as shown in
After a coefficient from coefficient register 10 has been adjusted by the requisite shift amount, that "adjusted" coefficient is then multiplied by an input data value from data register 9. The output of this multiplication comprises the filter cell output 6, and is provided to adder circuit 2. In preferred embodiments of the invention, the shift amount (i.e., the gain) is selected so that the adjusted coefficient in each filter cell occupies an entire input range of the multiplier circuit for that filter cell. Thus, in the case that an eight-bit multiplier is used, in these embodiments of the invention, the gain should be selected so as to ensure that there are eight bits of coefficient data provided to the multiplier circuit. This can be implemented in gain control circuit 20 by including circuitry therein to perform sign extension by adding zeros for positive numbers or ones for negative numbers to unoccupied high order bit positions of coefficient values that do not have the requisite number of bits.
As described above, adder circuit 2 adds filter cell outputs from all of filter cells 4 in order to generate filter output 7 for digital filter 1. Thereafter, barrel shifter 24 shifts the filter output, i.e., the sum of the outputs of filter cells 4, by a gain which is the inverse of that used by barrel shifter 22. That is, barrel shifter 24 performs sign extension on the filter output so as to maintain a necessary bit precision of the filter. For example, if the barrel shifters in filter cells 4 (e.g., barrel shifter 22) remove three most significant bits from the filter coefficients, barrel shifter 24 adds three sign extension bits to the high order bit positions of filter output 7.
Barrel shifters 22 and 24 may be implemented using standard digital logic gates. However, due to the large number of logic gates required in logic gate configurations, the present invention preferably implements barrel shifters 22 and 24 using a matrix of pass transistors. An example of well-known barrel shifter configuration using a matrix of pass transistors is shown in FIG. 6. By using a barrel shifter configured in the manner shown in
Second Embodiment
A second embodiment of a digital filter in accordance with the present invention is shown in FIG. 7. This embodiment is a digital filter which includes a first plurality of filter cells, each of which includes circuitry to determine a coefficient for the filter cell, to adjust the coefficient in accordance with a first gain that is used by each of the first plurality of filter cells, and to multiply input data by the adjusted coefficient in order to generate a first filter cell output. A first adder circuit generates a first output by adding first filter cell outputs from each of the first plurality of filter cells, and a first inverse gain circuit generates a first adjusted output by adjusting the first output in accordance with an inverse of the first gain used to adjust the coefficients of the first plurality of filter cells. Also included in the digital filter are a second plurality of filter cells, each of which includes circuitry to determine a coefficient for the filter cell, to adjust the coefficient in accordance with a second gain that is used by each of the second plurality of filter cells, and to multiply input data by the adjusted coefficient in order to generate a second filter cell output. A second adder circuit generates a second output by adding second filter cell outputs from each of the second plurality of filter cells, and a second inverse gain circuit generates a second adjusted output by adjusting the second output in accordance with an inverse of the second gain used to adjust the coefficients of the second plurality of filter cells. Finally, a third adder circuit adds the first adjusted output and the second adjusted output in order to generate a filter output for the digital filter.
Thus, with reference to
More specifically, in accordance with the invention, a first gain (i.e., a first shift amount) can be determined for first filter circuit 50. This first gain can then be used to adjust coefficients in each of first filter cells 54 in first filter circuit 50. Thereafter, an inverse of the first filter gain can then be used to adjust first filter output 55 using a first inverse gain circuit such as barrel shifter 56. A second gain (i.e., a second shift amount), which may be the same or different from the first gain, can be determined for second filter circuit 51. This second gain can then be used to adjust coefficients in each of second filter cells 57 in second filter circuit 51. Thereafter, an inverse of the second filter gain can then be used to adjust second filter output 59 using a second inverse gain circuit such as barrel shifter 60. Adjusted outputs 61 and 62 are then added using adder circuit 52 in order to generate an output for digital filter 49.
By using different gains for different parts of a filter, this embodiment of the invention makes it possible to attenuate coefficients in different groups of filter cells differently. This can lead to a further reduction in the amount of hardware needed to implement the digital filter for a given overall filter precision. For example, in the case of a ten-filter cell, coefficients in the first five cells may have more excess zeros in high order bit positions than the second five filter cells. Thus, for example, coefficients in the first five filter cells may be adjusted so that these cells can use an eight-bit multiplier and coefficients in the second five cells may be adjusted so that these cells can use a sixteen-bit multiplier. Since an eight-bit multiplier requires less hardware to implement than a sixteen-bit multiplier, and can be used for five of the ten filter cells, the overall size of the digital filter can be decreased even further relative to that of its conventional counterparts.
Third Embodiment
A third embodiment of a digital filter in accordance with the present invention is shown in FIG. 8. Specifically, this embodiment is a digital filter which includes a plurality of filter cells, each of which includes circuitry to determine a plurality of coefficients for the filter cell, to adjust each of the plurality of coefficients in accordance with a gain that is used by each of the plurality of filter cells, and to multiply a plurality of data values input to the filter cell by corresponding adjusted coefficients in order to generate a filter cell output. In the invention, an adder circuit generates a filter output by adding filter cell outputs from each of the plurality of filter cells, and an inverse gain circuit adjusts the filter output in accordance with an inverse of the gain used to adjust the coefficients of the plurality of filter cells.
The subject embodiment of the invention combines the advantages of the first embodiment described above with the advantages of resource sharing in a single filter cell. In general, resource sharing refers to sharing hardware circuitry, most often a multiplier circuit, within a single filter cell so as to reduce the overall amount of hardware required to implement the filter and, consequently, to reduce the size of the filter. In this regard, the invention may be implemented in a conventional resource sharing arrangement, in which multiplexers are used in a filter cell in order to multiply different filter coefficients by different data values using the same multiplication circuit. Alternatively, the invention may be implemented in the resource sharing system described in U.S. patent application Ser. No. 09/031,698, entitled "System For Sharing Resources In A Digital Filter" (Assignee: Philips Electronics North America Corp.; Inventors: Karl Wittig and Gene Turkenich) filed Feb. 27, 1998, now U.S. Pat. No. 6,108,681, the contents of which are hereby incorporated by reference into the subject application as if set forth herein in full.
In this regard, in the resource sharing system described in U.S. patent application Ser. No. 09/031,698, each filter cell stores more than one input data value and more than one coefficient, but uses a single multiplier circuit to multiply coefficients by data values. Moreover, each of these filter cells uses the same adaptation circuitry to update plural coefficient values, thereby further reducing the amount of hardware required in the filter.
Barrel shifter 81 and unsigned value circuit 82 operate in the same manner as barrel shifter 22 and unsigned value circuit 21 described above with respect to FIG. 2. The same is true of gain control circuit 85, barrel shifter 86, and adder circuit 87, which are also shown in FIG. 8. That is, these components operate in substantially the same manner as gain control circuit 20, barrel shifter 24, and adder circuit 2 described above with respect to FIG. 2. Detailed descriptions of these components are therefore here omitted for the sake of brevity. It is worth noting, however, that, in the example shown in
The remaining components shown in
Data register 74a outputs a data value to multiplier circuit 75 at each circulation clock pulse. As shown in
In this regard, data registers 74 are designed to circulate the same number of data values. Accordingly, each time an additional data value is input into data registers 74, one of the data values already within data registers 74 is removed. Specifically, the data value in feedback path 97 (i.e., the data value which was last output to multiplier circuit 75) is removed, since that data value is not input back into data registers 74. Since only one data value is removed per sampling clock period, data registers 74 generally circulate a data value for a plurality of sampling clock periods before that data value is removed. The exception to this general rule is the case in which a single data value is circulated in a single data register. In this case, the data value only needs to be circulated for one sampling clock period.
Coefficient registers 76 are arranged to circulate a plurality of coefficient values that correspond to a plurality of coefficients, so that each of the plurality of coefficient values is output once during a predetermined period. More specifically, coefficient values are shifted among coefficient registers 76 such that, at a predetermined period, which preferably corresponds to a period of the circulation clock signal, coefficient register 76a outputs a coefficient to barrel shifter 81. In turn, barrel shifter 81 summarily adjusts that coefficient in accordance with a gain received from gain control circuit 85, and outputs the adjusted coefficient to multiplier circuit 75. Thus, at each period of the circulation clock signal, multiplier circuit 75 receives a data value from data register 74a and an adjusted coefficient from barrel shifter 81. At this time, multiplier circuit 75 multiplies these two values to generate and output a product. It is noted that although a multiplier circuit is described, any type of circuit may be used in the embodiments of the invention described herein depending, of course, upon the type of filter cell in which the invention is implemented, among other things.
Regarding coefficient registers 76, as shown in
In the preferred embodiment of the invention shown in
Thus, in the present invention, coefficient computation is "broken up" into separate pipe-line stages, each of which is performed between appropriate coefficient registers. Accordingly, in these embodiments of the invention, coefficient values in coefficient registers 76b, 76c and 76d do not necessarily comprise actual coefficients, hence the "prime" indications on C2, C3 and C4. Rather, the coefficient values in these coefficient registers may represent intermediate values of the computation of the actual coefficients. This feature of the invention is advantageous, since it allows coefficient circulating and updating to be performed simultaneously, thereby further reducing the amount of hardware required to implement filter cell 71a.
In preferred embodiments of the invention, logic stages 77 to 80 update the coefficients using the well-known least-mean-squares algorithm. However, it is noted that the invention is not limited to updating the coefficients using this algorithm, and that any such algorithm may be used.
Thus, except for the resource sharing aspect described above, and minor timing considerations, the third embodiment of the invention operates in a manner which is similar to that of the first embodiment. In this regard, it is noted that the second embodiment of the invention can also be implemented using filter cells that implement resource sharing of the type described in the third embodiment. In such an embodiment, it is possible to achieve substantial overall hardware reductions in the digital filter, without reducing the filter's speed of operation.
The present invention has been described with respect to particular illustrative embodiments. It is to be understood that the invention is not limited to the above-described embodiments and modifications thereto, and that various changes and modifications may be made by those of ordinary skill in the art without departing from the spirit and scope of the appended claims.
Patent | Priority | Assignee | Title |
10410700, | Sep 28 2018 | The MITRE Corporation | Systems and method for a low-power correlator architecture using shifting coefficients |
10879877, | Sep 28 2018 | The MITRE Corporation | Systems and method for a low power correlator architecture using distributed arithmetic |
11528013, | Sep 28 2018 | The MITRE Corporation | Systems and method for a low power correlator architecture using distributed arithmetic |
6985522, | Dec 28 1999 | NEC Corporation | Variable-gain digital filter |
7535954, | Nov 23 2002 | Samsung Electronics Co., Ltd. | Method and apparatus for performing channel equalization in communication systems |
Patent | Priority | Assignee | Title |
4615026, | Jan 20 1984 | RCA LICENSING CORPORATION, TWO INDEPENDENCE WAY, PRINCETON, NJ 08540, A CORP OF DE | Digital FIR filters with enhanced tap weight resolution |
4972483, | Sep 24 1987 | Newbridge Networks Corporation | Speech processing system using adaptive vector quantization |
5029121, | Apr 22 1989 | Fuji Xerox Co., Ltd. | Digital filter processing device |
5029217, | Jan 21 1986 | Harold, Antin; Mark, Antin | Digital hearing enhancement apparatus |
5079734, | Apr 30 1990 | Intersil Corporation | Digital decimation filter |
5172411, | Mar 27 1990 | LANTIQ BETEILIGUNGS-GMBH & CO KG | Two-wire/four-wire converter |
5216589, | Sep 29 1989 | Canon Kabushiki Kaisha | Adaptive apparatus |
5233549, | Apr 21 1992 | Lockheed Martin Corporation | Reduced quantization error FIR filter |
5339264, | Jul 27 1992 | Tektronix, Inc | Symmetric transposed FIR digital filter |
5381359, | Aug 27 1992 | Maxtor Corporation | Adaptation and training of digital finite impulse response filter within PRML sampling data detection channel |
5617344, | Aug 14 1992 | Intersil Corporation | Fixed coefficient high decimation filter |
5619711, | Jun 29 1994 | Freescale Semiconductor, Inc | Method and data processing system for arbitrary precision on numbers |
5802399, | Sep 22 1995 | Sharp Kabushiki Kaisha | Data transfer control unit for reducing memory requirements in an information processor by converting bit width of data being transferred between memory and processing parts |
5838598, | Dec 12 1995 | Analog Devices, Inc | Method and apparatus for gain correction of a sigma-delta converter |
5852667, | Jul 01 1996 | Digital feed-forward active noise control system | |
5854756, | Feb 01 1996 | Racal-Datacom Limited | Digital filters |
5867065, | May 07 1997 | QUARTERHILL INC ; WI-LAN INC | Frequency selective predistortion in a linear transmitter |
5884092, | Oct 09 1995 | ADVANCED PROCESSOR TECHNOLOGIES LLC | System for maintaining fixed-point data alignment within a combination CPU and DSP system |
6018689, | Nov 08 1996 | Nissan Motor Co., Ltd. | Active vibration reducing apparatus and method for identifying transfer function in active vibration reducing apparatus |
6271782, | Aug 06 1998 | Analog Devices BV | Delta-sigma A/D converter |
EP813301, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 16 1998 | WITTIG, KARL | U S PHILIPS CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 009122 | /0792 | |
Apr 16 1998 | TURKENICH, GENE | U S PHILIPS CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 009122 | /0792 | |
Apr 20 1998 | Koninklijke Philips Electronics N.V. | (assignment on the face of the patent) | / | |||
Oct 30 2002 | U S PHILIPS CORPORATION | Koninklijke Philips Electronics N V | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013659 | /0461 | |
Jan 30 2009 | Koninklijke Philips Electronics N V | IPG Electronics 503 Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022203 | /0791 | |
Apr 10 2012 | IPG Electronics 503 Limited | Pendragon Wireless LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028594 | /0224 | |
Jan 31 2018 | Pendragon Wireless LLC | UNILOC LUXEMBOURG S A | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 045338 | /0601 | |
May 03 2018 | UNILOC LUXEMBOURG S A | UNILOC 2017 LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046532 | /0088 |
Date | Maintenance Fee Events |
Jan 25 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 06 2010 | ASPN: Payor Number Assigned. |
Dec 06 2010 | RMPN: Payer Number De-assigned. |
Feb 07 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 20 2014 | RMPN: Payer Number De-assigned. |
Jun 23 2014 | ASPN: Payor Number Assigned. |
Feb 05 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 12 2006 | 4 years fee payment window open |
Feb 12 2007 | 6 months grace period start (w surcharge) |
Aug 12 2007 | patent expiry (for year 4) |
Aug 12 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 12 2010 | 8 years fee payment window open |
Feb 12 2011 | 6 months grace period start (w surcharge) |
Aug 12 2011 | patent expiry (for year 8) |
Aug 12 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 12 2014 | 12 years fee payment window open |
Feb 12 2015 | 6 months grace period start (w surcharge) |
Aug 12 2015 | patent expiry (for year 12) |
Aug 12 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |