A circuit for measuring signal output of a transducer includes an amplifier having a differential input and a single ended output referenced to a fixed potential. One transducer terminal is coupled through a source follower to an input terminal of the differential input and the other transducer terminal is coupled through a source follower and a resistive element to the other input terminal of the differential input whereby the transducer terminals are isolated from the fixed potential. A voltage to current converter converts the voltage at the single ended output to an output current that is applied to an input branch of a current mirror. A first output branch of the current mirror supplies a current equal to the converter output current to one terminal of the differential input. A second output branch of the current mirror supplies a current equal to the converter output current to the other terminal of the differential input. A third output branch of the current mirror supplies a multiple of the converter output current to a resistive element having a terminal connected to the fixed potential.
|
17. A method of measuring an output from a magnetic head in a circuit having a voltage to current converter with a differential input comprising the steps of:
coupling an output of the magnetic head that is not referenced to a fixed potential to the differential input of the converter that converts a voltage to a current; and forming a voltage for measurement referenced to a fixed potential.
9. A circuit for measuring an output from a magnetic head comprising:
a converter having a differential input for converting a voltage to a current; a coupler for coupling the output from the magnetic head that is not referenced to a fixed potential to the differential input; and a voltage forming device responsive to the current from the converter to produce a voltage for measurement referenced to a fixed potential.
1. A circuit for measuring an output from a magnetic head comprising:
converting means having differential input means for converting a voltage to a current; means for coupling the output from the magnetic head that is not referenced to a fixed potential to the differential input means; and means responsive to the current from the converting means for producing a voltage for measurement referenced to a fixed potential.
24. A transducer measuring circuit comprising:
an operational amplifier having a differential input and a single ended output; coupling means for coupling a signal from the transducer that is not referenced to a fixed potential to the differential input; converting means coupled to the amplifier output for converting a voltage at the single ended output to an output current; and means for feeding back a signal from the converting means to the differential input, wherein the single ended output is referenced to a fixed potential and the coupling means is substantially isolated from the fixed potential.
40. In a magneto-resistive head measuring circuit including an operational amplifier having a differential input and a single ended output referenced to a fixed potential, a method of measuring an output voltage of the magneto-resistive head comprising the steps of:
coupling the output voltage of the magneto-resistive head that is not referenced to a fixed potential to the differential input; converting an output voltage of the single ended stage to an output current; and feeding back the output current to the differential input, wherein the coupling of the magneto-resistive head output voltage is isolated from the fixed potential.
32. A magneto-resistive head voltage measuring circuit comprising:
a cmos operational amplifier having a differential input stage coupled to a single ended output stage; a cmos coupler for coupling a voltage output from the magneto-resistive head that is not referenced to a fixed potential to the differential input stage; a cmos voltage to current converter coupled to the single ended amplifier output for converting a voltage at the single ended output to an output current; and a cmos feedback element for coupling a portion of the converter output current to the input of the differential input stage, wherein the single ended output stage includes an output that is referenced to a fixed voltage line and the coupler for coupling the voltage from the magneto-resistive head to the differential input stage is isolated from the fixed voltage line.
2. A circuit for measuring an output from a magnetic head according to
3. A circuit for measuring an output from a magnetic head according to
4. A circuit for measuring an output from a magnetic head according to
5. A circuit for measuring an output from a magnetic head according to
6. A circuit for measuring an output from a magnetic head according to
7. A circuit for measuring an output from a magnetic head according to
8. A circuit for measuring an output from a magnetic head according to
10. A circuit for measuring an output from a magnetic head according to
11. A circuit for measuring an output from a magnetic head according to
12. A circuit for measuring an output from a magnetic head according to
13. A circuit for measuring an output from a magnetic head according to
14. A circuit for measuring an output from a magnetic head according to
15. A circuit for measuring an output from a magnetic head according to
16. A circuit for measuring an output from a magnetic head according to
18. A method of measuring an output from a magnetic head according to
19. A method of measuring an output from a magnetic head according to
20. A method of measuring an output from a magnetic head according to
21. A method of measuring an output from a magnetic head according to
22. A method of measuring an output from a magnetic head according to
23. A method of measuring an output from a magnetic head according to
25. A transducer measuring circuit according to
26. A transducer measuring circuit according to
27. A transducer circuit according to
a first cmos transistor having a gate coupled to a first terminal of the transducer and a source connected to the first terminal of the differential input; and a second cmos transistor having a gate coupled a second terminal of the transducer and a source connected to one terminal of the resistive element, the other terminal of the resistive element being connected to the second terminal of the differential input, the drains of the first and second cmos transistors being connected to a reference potential.
28. A transducer circuit according to
29. A transducer circuit according to
30. A transducer circuit according to
33. A magneto-resistive head voltage measuring circuit according to
a first source follower having a gate connected to a first terminal of the magneto-resistive head and a source connected to a first input of the differential stage; a second source follower having a gate connected to a second terminal of the differential input stage and a source connected to one terminal of a resistive element, the other terminal of the resistive element being connected to a second input of the differential input stage, and the drains of the first and second source followers being connected to a fixed potential line.
34. A magneto-resistive head measuring circuit according to
35. A magneto-resistive head voltage measuring circuit according to
36. A magneto-resistive head voltage measuring circuit according to
37. A magneto-resistive head voltage measuring circuit according to
38. A magneto-resistive head voltage measuring circuit according to
39. A magneto-resistive head voltage measuring circuit according to
41. In a magneto-resistive head measuring circuit including an operational amplifier having a differential input and a single ended output returned to a fixed reference potential, a method of measuring an output voltage of the magneto-resistive head according to
42. In a magneto-resistive head measuring circuit including an operational amplifier having a differential input and a single ended output returned to a fixed reference potential, a method of measuring an output voltage of the magneto-resistive head according to
43. In a magneto-resistive head measuring circuit including an operational amplifier having a differential input and a single ended output returned to a fixed reference potential, a method of measuring an output voltage of the magneto-resistive head according to
44. In a magneto-resistive head measuring circuit including an operational amplifier having a differential input and a single ended output returned to a fixed reference potential, a method of measuring an output voltage of the magneto-resistive head according to
|
1. Field of the Invention
This invention generally relates to a transducer measuring arrangement and more particularly to CMOS circuit arrangements for measuring voltage from a magnetic transducer element.
2. Description of the Related Art
In currently used electronic apparatus, it is often necessary to measure the output signal from a transducer to assure proper operation. Generally, transducers used in personal computers or similarly designed equipment only provide a very low output signal which makes accurate measurement of transducer output difficult and expensive. Accordingly, some type of amplification is needed to substantial improvement in measurement accuracy.
The same current I flows through feedback resistor 205 and the voltage at the output 220 is
so that the voltage at the output 220 is 5V201. Accordingly, the operational amplifier 207 provides a voltage gain of 5 and the output voltage of the magneto-resistive head 103 which may be on the order of 200 mv is increased to a voltage in the one volt range to improve the accuracy of the measurement of the head voltage.
The arrangement of PMOS transistors MP309 and MP311 and NMOS transistors MN 320 and MN322 connected between positive supply line 360 and ground reference line 369 is coupled to the drain of NMOS transistor MN301 between the drain of PMOS transistor 309 and the source of PMOS transistor MP311. NMOS transistors MN320 and MN322 form a cascoded current bias arrangement for the cascoded PMOS transistors MP309 and MP311. Similarly, the arrangement of PMOS transistors MP313 and MP315 and NMOS transistors MN 324 and MN326 connected between positive supply line 360 and ground reference line 369 is coupled to the drain of NMOS transistor MN302 between the drain of PMOS transistor 313 and the source of PMOS transistor MP315. NMOS transistors MN324 and MN326 form a cascoded current bias arrangement for the cascoded PMOS transistors MP313 and MP315. A bias supply line 362 supplies a bias to the gates of the PMOS transistors MP309 and MP313 and a bias supply line 369 supplies a bias to the cascoded PMOS transistors MP311 and MP315. The gates of NMOS type cascoded transistors MN320 and MN324 receive a bias voltage from the supply line 366 and the gates of NMOS bias current transistors MN322 and MN326 receive a bias voltage from the supply line 368.
Cascoded P type transistors MP309 and MP311 couple the output obtained from the NMOS transistor MN301 to the gate of a PMOS transistor MP342 which has its source connected to positive supply line 360 and its drain connected to cascoded NMOS transistors MN328 and MN330. NMOS transistors MN328 and MN330 connected between the drain of the PMOS transistor MP342 and the ground reference line 369 form a current source for the PMOS transistor MP342. A single ended output is provided by PMOS transistor MP342 at terminal 350. Similarly, cascoded PMOS transistors MP313 and MP315 couple the output obtained from the NMOS transistor MN302 to the base of a PMOS transistor MP340 which has its source connected to positive supply line 360 and its drain connected to cascoded NMOS transistors MN332 and MN334. NMOS transistors MN332 and MN334 connected between the drain of the PMOS transistor MP340 and the ground reference line 369 form a current source for the PMOS transistor MP340. A single ended output is provided by PMOS transistor MP340 at terminal 352.
The use of a CMOS operational amplifier circuit such as shown in
The invention is directed to a transducer measuring circuit in which an output provided by the transducer is amplified for measurement. In accordance with the invention, the transducer output is a voltage that is coupled to a differential input of a converter in which the coupled voltage is converted to a current. The output current of the converter is applied to a voltage former referenced to a fixed potential and the output voltage of the voltage former is measured.
According to one aspect of the invention the converter is an operational amplifier with a differential input and a single ended output returned to the fixed potential which provides amplification for measurement. The transducer output is coupled to a differential input of the operational amplifier through a coupling arrangement isolated from the fixed potential to which the single ended amplifier output is returned. The operational amplifier output is converted to a current signal that is fed back to the differential input.
According to another aspect of the invention, the converted current signal from the operational amplifier output is fed back to the differential input through a current mirror.
According to yet another aspect of the invention, the differential input of the operational amplifier has first and second terminals and a single ended output. The signal from the transducer is coupled in series with a resistive element to the first and second terminals and the converted current from the amplifier output is fed back through the current mirror to the first and second terminals of the differential input.
According to yet another aspect of the invention, one transducer terminal is coupled to the gate of a first CMOS transistor having its source connected to the first terminal of the differential input. The other transducer terminal is coupled to the gate of a second CMOS transistor having a source connected to one terminal of the resistive element. The other terminal of the resistive element is connected to the second terminal of the differential input. The drains of the first and second CMOS transistors are connected to the fixed potential. In this way, the transducer signal coupling is isolated from the fixed potential.
According to yet another aspect of the invention, the current mirror has an input branch that receives the converted output current of the amplifier through a voltage-to-current converter. A first output branch of the current mirror is coupled to the first terminal of the differential input and a second output branch of the current mirror is coupled to the second terminal of the differential input.
According to yet another aspect of the invention, the current mirror has a third output current branch that supplies an output current to one terminal of a resistive element having its other terminal connected to the reference potential.
According to yet another aspect of the invention, the first output branch of the current mirror supplies a current substantially equal to the output current from the voltage to current converter to the first terminal of the differential input, the second output branch of the current mirror supplies a current substantially equal to the output current from the voltage to current converter to the second terminal of the differential input, and the third output current branch of the current mirror supplies a multiple of the output current from the voltage to current converter to the resistive element connected thereto.
According to yet another aspect of the invention, the transducer is a magneto-resistive head.
A fuller understanding of the invention will become apparent and appreciated by referring to the following description and claims taken in conjunction with the accompanying drawings.
During normal operation, the magneto-resistive head 103 of a hard disk system has both of its terminals isolated from a fixed reference potential such as ground and is isolated from the operational amplifier 416 in another embodiment by turned-off NMOS switching transistors M407 and M409. When a measurement of the head voltage is performed, a control signal on line 484 from a control (discussed later) turns NMOS transistor switches MN407 and MN409 on. The NMOS transistor switch M407 connects one terminal of the head 103 to a gate of the PMOS source follower transistor MP405. The source of PMOS source follower transistor MP405 which is connected to the input 480 of the operational amplifier 416 receives a bias current from the drain of the PMOS transistor MP403. Similarly, NMOS transistor switch M409 connects the other terminal of the head 103 to the gate of PMOS source follower transistor MP414. The source of PMOS source follower transistor MP414 receives current from the drain of PMOS transistor MP412 through the resistor 415. The drain of PMOS transistor MP412 is connected to the input 482 of the operational amplifier 416. The drains of PMOS source follower transistors MP405 and MP414 are connected to ground reference line 458.
A signal voltage (e.g., 200 millivolts) produced across the magneto-resistive head 103 is coupled between the sources of the source follower transistors MP405 and MP414. Substantially all the signal voltage from the magneto-resistive head 103 appears across the resistor 415 since the operational amplifier has a voltage gain in the order of several thousand and the voltage cross the terminals 480 and 482 is negligible. NMOS transistor MN418 having its gate connected to the operational amplifier output on line 488 and its source and drain connected to the ground reference line 458 provides a capacitance to stabilize the amplifier output. The voltage at the operational amplifier output 488 is applied to a gate of the NMOS transistor MN424 which transistor converts the voltage at the output of the operational amplifier 416 to an output current. The NMOS transistor MN424 has its source connected to the ground reference line 458 and its drain connected as an input to the current mirror input branch that includes cascoded PMOS transistors MP420 and MP422 connected as shown to positive voltage supply line 450. The current mirror 490 has a bias branch that includes PMOS transistor MP430 connected to the positive Voltage supply line 450. PMOS transistor MP430 receives a current bias from an NMOS bias current transistor MN432.
The gates of the current mirror input branch transistor MP422, the bias branch transistor MP430, the first output branch transistor MP403, the second output branch transistor MP412 and the third output branch transistor MP442 are connected in common by a line 454. In similar manner, the gates of current input branch transistor MP420, the first output branch transistor MP401, the second output branch transistor 410 and the third output branch transistor 440 are connected in common by a line 452. As well known in the art and as described in detail at pages 256 through 259 of Analog Integrated Circuit Design by David A. Johns and Ken Martin, John Wiley & Sons, 1997, with respect to the operation of cascoded current mirrors, the aforementioned coupling of current mirror branch transistor gates, provides control of the output branch currents in response to the current applied to the input branch by the voltage to current converter transistor MN424.
In
The signal current from transistor MP412 corresponding to the output current from voltage-to-current converter MN424 flows through the resistor 415 so that a feed back voltage appears on the input line 482 of the operational amplifier to control the gain of the amplifier. The voltage on input line 482 is the same as the voltage on the input line 482 in view of the very high voltage gain of the operational amplifier. In accordance with the invention, both the coupling from the magneto-resistive head 103 and the current mirror feedback to the input of the operational amplifier are isolated from the ground reference line 458 to which the resistor 444 and the voltage measuring device 484 are returned.
The PMOS transistors MP440 and MP442 of the third current mirror output branch have channels which provide current flow that is a multiple of the current input to the input branch transistors MP420 and MP422. Accordingly, the current from the serially connected source-drain paths of the transistors MP440 and MP442 of the current mirror third output branch to load resistor 444 is a multiple M of the input current to the current mirror from the drain of the voltage-to-current converter transistor MN424. As an example, where resistive elements 415 and 444 both have 20,000 ohms, the signal voltage from the magneto-resistive head is 200 millivolts and the multiple M is 5, the voltage across the resistor 444 applied to the input of voltage measuring device 484 is 1 volt referenced to the ground potential of line 458.
When the magneto resistive head 103 is in normal operation, a low level signal on lead 530 turns on switching transistor MP510 to connect gates of current mirror transistors MP514 and MP520 to positive supply line 450 whereby the current mirror is disabled. The lines 471 and 473 from the current mirror are connected to bias inputs of the operational amplifier 416 so that the operational amplifier bias current sources are turned off.
The low output on the lead 530 in the normal operation mode turns off switching transistor MN505 to stop flow of bias current from the control 501. A high output level of inverter 503 in the normal operation mode causes NMOS switching transistor MN507 to conduct which connects the gates of current mirror transistors MN509, MN516, MN522 and MN532 in
In a magneto resistive head measurement mode, the output on lead 530 of control 501 is at a high level. The PMOS switching transistor 510 is turned off and the current mirror including the PMOS transistors MP512, MP514 and MP520 is permitted to operate. The output of inverter 503 is at its low level. The NMOS transistor MN505 is turned on to apply bias current from control 501. The NMOS switching transistor MN507 is turned off so that the current mirror including the NMOS transistors MN509, MN516, MN522 and MN532 is operational to provide bias current. The NMOS switching transistor MN524 is turned off by the low level output of the inverter 503 to remove the operational amplifier output from the ground line connection and the high level at line 530 turns on the switching transistors MP407 and MP409 in
The turn-on of switching transistor MN505 and the turn-off of the switching transistor MN507 allows operation of the current mirror including the NMOS transistors MN509, MN516 and MN522. The gates of the NMOS transistors MN509, MN516 and MN522 are connected together. As a result, the drain currents of the NMOS transistors MN516 and MN522 are fixed in response to the drain current of the NMOS transistor MN509. The NMOS transistors MN516 and MN522 supply input and bias currents to the current mirror including the PMOS transistors MP512, MP514 and MP520. The NMOS transistor MN516 provides an input current to the input current branch of PMOS transistors MPS12 and MP514 while the NMOS transistor MN522 supplies a bias current to the bias current branch of PMOS transistor MP520. Accordingly, the voltages on lines 471 and 473 are set to provide appropriate biases for the operation of the operational amplifier 416.
In normal operation of the magneto resistive head 103, the positive bias lines 471 and 473 are connected to the positive supply line 450. The negative bias line 456 and the output of the operational amplifier 416 are connected to the ground reference line 458. When the circuit of
While the invention has been described in conjunction with a specific embodiment, it is evident to those skilled in the art that many further alternatives, modifications and variations will be apparent in light of the foregoing description. Moreover, it is contemplated that the present invention is not limited to the particular circuit arrangement described and may utilize other appropriate operational amplifier and feedback arrangements. Thus, the invention described herein is intended to embrace all such alternatives, modifications, applications and variations as may fall within the spirit and scope of the appended claims.
Patent | Priority | Assignee | Title |
7075344, | Dec 02 2002 | TWITTER, INC | Measurement of the write current of a current mode write driver while engaged in the writing process |
7120411, | Mar 25 2002 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Low noise amplifier (LNA) gain switch circuitry |
7650132, | Mar 25 2002 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Low noise amplifier (LNA) gain switch circuit |
Patent | Priority | Assignee | Title |
4554515, | Jul 06 1984 | AT&T Laboratories | CMOS Operational amplifier |
4656437, | Dec 27 1985 | AT&T Bell Laboratories | CMOS operational amplifier with improved common-mode rejection |
5270882, | Jul 15 1992 | HITACHI GLOBAL STORAGE TECHNOLOGIES NETHERLANDS B V ; MARIANA HDD B V | Low-voltage, low-power amplifier for magnetoresistive sensor |
5515010, | Sep 26 1994 | Texas Instruments Incorporated | Dual voltage level shifted, cascoded current mirror |
5539342, | Nov 09 1993 | International Business Machines Corporation | Low distortion memory write current head drive |
5574401, | Jun 02 1995 | Analog Devices, Inc. | Large common mode input range CMOS amplifier |
5633765, | Oct 19 1995 | SAMSUNG ELECTRONICS CO , LTD | Adaptive pole-zero cancellation for wide bandwidth magnetoresistive pre-amplifier |
5661612, | Jun 26 1992 | Canon Kabushiki Kaisha | Magnetic head driving device and magnetooptical recording apparatus |
5672993, | Feb 15 1996 | Advanced Micro Devices, Inc. | CMOS current mirror |
5859564, | Sep 27 1995 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Differential amplifier circuit for use in a read channel for a magnetic recording system |
5959798, | Oct 30 1992 | Sony Corporation | Reproducing circuit for a magnetic head having a variable gain amplifier with selective adjustment of the gain during recording and reproduction |
6005431, | Jul 30 1998 | STMICROELECTRONICS N V | High band width, high gain offset compensating amplifier system for a read channel |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 11 2000 | CHENG, YI | MARVELL SEMICONDUCTOR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014377 | /0981 | |
Jul 11 2000 | LAM, STEVEN C | MARVELL SEMICONDUCTOR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014377 | /0981 | |
Jul 11 2000 | MARVELL SEMICONDUCTOR, INC | MARVELL TECHNOLOGY GROUP, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014377 | /0987 | |
Jul 12 2000 | Marvell International, Ltd. | (assignment on the face of the patent) | / | |||
Jan 19 2001 | MARVELL TECHNOLOGY GROUP, LTD | MARVELL INTERNATIONAL LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011514 | /0486 | |
Dec 31 2019 | MARVELL INTERNATIONAL LTD | CAVIUM INTERNATIONAL | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052918 | /0001 | |
Dec 31 2019 | CAVIUM INTERNATIONAL | MARVELL ASIA PTE, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053475 | /0001 |
Date | Maintenance Fee Events |
Mar 07 2007 | STOL: Pat Hldr no Longer Claims Small Ent Stat |
Apr 16 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 14 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 14 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 14 2006 | 4 years fee payment window open |
Apr 14 2007 | 6 months grace period start (w surcharge) |
Oct 14 2007 | patent expiry (for year 4) |
Oct 14 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 14 2010 | 8 years fee payment window open |
Apr 14 2011 | 6 months grace period start (w surcharge) |
Oct 14 2011 | patent expiry (for year 8) |
Oct 14 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 14 2014 | 12 years fee payment window open |
Apr 14 2015 | 6 months grace period start (w surcharge) |
Oct 14 2015 | patent expiry (for year 12) |
Oct 14 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |