A method of address management in a net having a plurality of buses linked by a plurality of bus bridges where the net has only one branch bus with multiple bus bridges. A local identification address is assigned to each node on a branch bus and a bus number is assigned to each bus other than the branch bus. The bus number includes a common base and the local identification address for the node having a portal that connects to that bus.
|
1. A method of address management in a net comprising a plurality of buses linked by a plurality of bus bridges, the net having only one branch bus with multiple bus bridges, the method comprising:
assigning a local identification address to each node on a branch bus; assigning a bus number to each bus other than the branch bus wherein the bus number includes a common base and the local identification address for the node having a portal that connects to that bus; and assigning each bus bridge as a root node for a corresponding leaf bus, so that each bus bridge is a cycle master for the corresponding leaf bus.
9. A net comprising a plurality of buses linked by a plurality of bus bridges, the net having only one branch bus with multiple bus bridges, the bus bridge comprising:
a local address space including local node identification addresses for nodes on the branch bus; a bus identification address space including bus identification addresses for each leaf bus in the bus system wherein the bus identification addresses are stored as a combination of a predefined base and the local node identification address for the bus bridge connected to the leaf bus; and a root node identification address space including root node identification addresses for each bus bridge, so that each bus bridge is a cycle master for a corresponding leaf bus.
11. A memory for storing data for access by an application program being executed on a data processing system, comprising:
a data structure stored in said memory, said data structure including information resident in a database used by said application program and including: a local node identification address data element for a bus bridge portal; a bus identification address for a bus having only one bus bridge portal, the bus identification address including a function of the local node identification address for the bus bridge portal; and a root node identification address data element for identifying each bus bridge as the root node for a corresponding leaf bus, so that each bus bridge performs as a local clock for the corresponding leaf bus. 2. The method of
4. The method of
receiving a packet including a destination identification address in a branch bus bridge portal; and forwarding the packet if a bus identification portion of the destination identification address matches a function of the local identification address.
5. The method of
6. The method of
receiving a packet including a destination identification address in a branch bus bridge portal; accepting the packet; and returning a rejection response if the bus identification address or the local node identification address of the destination node is not in existence.
8. The method of
checking for other branch bus portals in a bus bridge including a second branch bus portal; and abstaining from being designated the prime portal if a branch bus portal that is in a bus bridge including a second branch bus portal is found.
|
This application claims benefit of U.S. Provisional Application No. 60/155,305 filed Sep. 21, 1999 as well as U.S. Provisional Application No. 60/158,722 filed Oct. 11, 1999 and U.S. Provisional Application No. 60/167,958 filed Nov. 29, 1999.
The present invention relates generally to audio, video, audio/video interconnected systems for home and office use. More particularly, the present invention relates to address routing protocols in leaf-limited bus bridges of such systems.
With the development of consumer electronic audio/video (A/V) equipment, and the advance of digital A/V applications, such as consumer A/V device control and signal routing and home networking, various types of data in various formats can now be transferred among several audio/video control (AV/C) devices via one digital bus system. However, many current systems do not have sufficient bandwidth resources to transfer and display all the different types of data at the same time.
Typical computer systems solve the bandwidth problem by increasing the bandwidth of the system bus to handle all of these forms, types and amount of data. As a result, as users request more types of information such as in multimedia applications, the system bus has become more clogged with information other than information directly utilized and needed by the main processor.
Many computer systems incorporate at least two buses. A first bus, commonly referred to as a memory bus, is typically used for communications between a central processor and a main memory. A second bus, known as a peripheral bus, is used for communications between peripheral devices such as graphics systems, disk drives, or local area networks. To allow data transfers between these two buses, a bus bridge is utilized to "bridge" and thereby couple, the two buses together.
One example of a high-speed bus system for interconnecting A/V nodes, configured as a digital interface used to transport commands and data among interconnecting audio/video control (AV/C) devices, is the IEEE 1394 standard serial bus implemented by IEEE Std 1394-1995, Standard For A High Performance Serial Bus, Aug. 30, 1996 (hereinafter "IEEE 1394 standard") and related other 1394 standards.
The IEEE 1394 standard is an international standard for implementing a high-speed serial bus architecture, which supports both asynchronous and isochronous format data transfers. The IEEE 1394 standard defines a bus as a non-cyclic interconnect, consisting of bus bridges and nodes. Within a non-cyclic interconnect, devices may not be connected together so as to create loops. Within the non-cyclic interconnect, each node contains an AV/C device, and bus bridges serve to connect buses of similar or different types.
The primary task of a bridge is to allow data to be transferred on each bus independently without demonstrating performance of the bus, except when traffic crosses the bus bridge to reach the desired destination on the other bus. To perform this function, the bridge is configured to understand and participate in the bus protocol of each of the buses.
Multi-bus systems are known to handle the large amounts of information being utilized. However, communication between buses and devices on different buses is difficult. Typically, a bus bridge may be used to interface I/O buses to the system's high-performance processor/memory bus. With such I/O bridges, the CPU may use a 4-byte read and write transaction to initiate DMA transfers. When activated, the DMA of a serial bus node generates split-response read and write transactions which are forwarded to the intermediate system backbone bus which also implements serial bus services.
Depending on the host system design, the host-adapter bridge may have additional features mandated by differences in bus protocols. For example, the host bus may not directly support isochronous data transfers. Also, the host-adapter bridge may enforce security by checking and translating bridge-bound transaction addresses and may often convert uncached I/O transactions into cache-coherent host-bus transaction sequences.
Each time a new device or node is connected or disconnected from an IEEE 1394 standard serial bus, the entire bus is reset and its topology is reconfigured. The IEEE 1394 standard device configuration occurs locally on the bus without the intervention of a host processor. In the reset process, three primary procedures are typically performed; bus initialization, tree identification, and self identification. Within the IEEE 1394 standard, a single node must first be established as the root node during the tree identification process in order for the reconfiguration to occur.
A method of address management in a net having a plurality of buses linked by a plurality of bus bridges where the net has only one branch bus with multiple bus bridges is described.
A local identification address is assigned to each node on a branch bus and a bus number is assigned to each bus other than the branch bus. The bus number includes a common base and the local identification address for the node having a portal that connects to that bus.
Features and advantages of the prevention invention will be apparent to one skilled in the art in light of the following detailed description in which:
A method and system for simplifying address assignment and routing in leaf-limited bus bridges are described. Address assignment and routing in bus bridges may be simplified if one of the portals is known to be a leaf-bus portal, as discussed below.
In the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that the present invention may be practiced without these specific details. In some instances, well-known structures and devices are shown in block diagram form, rather than in detail, in order to avoid obscuring the present invention.
Topology 100 includes high speed serial bus 180a and 180. In one embodiment, serial bus 180 is the IEEE 1394 standard serial bus. Topology 100 includes various consumer electronic devices 120-160 connected via the high speed serial bus 180 to bus bridge 170. The consumer electronic devices 120-160 may include, for example, a printer, additional monitor, a video camcorder, an electronic still camera, a video cassette recorder, digital speakers, a personal computer, an audio actuator, a video actuator, or any other consumer electronic device that includes a serial interface which complies with a serial interface standard for networking consumer electronic devices--for example, the IEEE 1394 standard. Topology 100 may be contained within a home or office. Bus bridge 170 is used to connect devices 120-160 in which devices 120-160 may be physically located within different rooms of the home or office. Although the original IEEE bus standard is designed for use with a cable interconnect, any communication media may be used such as radio frequency (RF) communication or the like.
In one embodiment, I/O 210 is a serial bus interface that complies with a serial interface standard for networking with consumer electronic devices (120-161) and bus bridge 170 within topology 100. For example, the serial bus interface and topology 100 may use the IEEE 1394 standard serial bus. I/O 210 provides for receiving signals from and transmitting signals to other consumer electronic devices (130-160) or bus bridge 170.
Memory 208 provides temporary storage for voice and data signal transfers between outside network 110 and topology 100. In addition, memory 208 may buffer digital voice and data signals received by I/O 210 from WAN 110 before signals are transmitted onto IEEE 1394 standard bus 180.
Controller 202 controls various operations of device 120. Controller 202 monitors and controls the traffic through the device 120 to and from topology 100 and WAN 110.
Device 120 I/O 210 may have one or more physical ports. A single port device discontinues the bus along the given branch of the bus, whereas devices with two or more ports allow continuation of the bus. Devices with multiple ports permit a daisy chained bus topology, even though the signaling environment is point-to-point. That is, when a multi-port node receives a packet of data, the data is detached and retransmitted to the necessary port as indicated within the data. The configuration is performed dynamically as new devices are attached and/or removed from bus 180.
The 1394 standard bus protocol is designed to support peer-to-peer transfers between devices. This allows serial bus devices to transfer data between themselves without intervention from a computer system or host system. This allows high throughput between devices without affecting the performance of the computer system. Thus, a video camera may be set up to transfer between itself and a video cassette recorder without accessing a computer system.
The control and status register (CSR) architecture, ISO/IEC 13213 (ANSI/IEEE 1212), Information systems-Control and Status Registers (CSR) Architecture Microcomputer Buses, defines the 1394 standard bus addressing structure, which allows approximately 216 nodes (404, 406, 412-420). The CSR standard defines their registry, their functionality, and, where appropriate, where they appear in the address space.
Within an interconnect topology 500, the bridge portal with the largest portal ID identifier is elected to become the prime portal 504. In an alternate embodiment, the bridge portal with the smallest portal ID identifier is elected to become the prime portal 504. Each portal appears as a node on its attached bus. The bus with the prime portal 504 is termed the primary bus 525 and other buses 527-535 are termed secondary buses. On secondary buses 527-535, the bridge portal that leads to the primary bus 525 is called the alpha portal (506, 508). After a bridge bus interconnect is configured, any node within the interconnect may be accessed by its unique 16-bit node identification address. The node identification address contains the bus ID and the local ID components. Referring to
In one embodiment, alpha portal 504 is responsible for rejecting missed address asynchronous data packets by accepting these requests and returning error reporting responses. The previous and current prime and alpha portal identifiers are used to classify nodes when an interconnect topology changes, and the alpha portal is the isochronous clock reference for other nodes on the bus.
Bus bridge topology 500 may change and be established dynamically during operation of bus bridge system 500. In one embodiment, the bus bridge topology 500 is established during net refresh. Within topology 500, portals selectively route packets. Asynchronous routing tables are stable until topology 500 changes during a net refresh or net reset operation. Asynchronous routing tables are dynamic and are changed by their asynchronous connect and disconnect operations of the protocols.
In an alternate embodiment, cyclical net topologies may be allowed. In this alternate embodiment, software routines may partially activate the redundant bridge 606 and allow a shortest path routing between nodes. For example, traffic between bus a 605 and bus c 615 may be efficiently routed without introducing deadlocks.
Asynchronous and isochronous packet transfers may not acquire a bus at the same time. Therefore, asynchronous packets are placed in request queues 708, 720 and response queues 710, 722. The asynchronous packets are selected for transfer at times when isochronous packets are not being transferred. Isochronous packets are received and time stamped 712, 724. Time gates 718, 730 release the isochronous packets 714, 726, together with common isochronous packet (CIP) headers 716, 728, at fixed times. Routing tables select which asynchronous and isochronous packets are accepted and queued for adjacent bus delivery.
Topologies may share physical buffer space rather than implementing physical distinct stacks subject to the following: bus "a" to bus "b" and bus "b" to bus "a" queues operate independently, response processing is never blocked by queued requests, and asynchronous subactions and isochronous packets are forwarded independently. Topologies may block a request behind the previously queued response without generating potential deadlocks; however, requests and responses are processed independently.
Isochronous routing decisions are made by checking the isochronous packet's channel number. Accepted packets are converted and retransmitted on the adjacent bus with newly assigned channel numbers, speeds, and CIP-header and, when a CIP-header is provided, time-stamp parameters 716, 728 from the CIP-header. CIP-headers may be pre-appended to some isochronous packets to further describe their format and function and desired presentation time. When the packets incur delays while traversing through a bridge, then presentation time must be adjusted to compensate for this delay. CIP headers are defined in ISO/IEC 61883 specification. Isochronous packets received in cycle n are forwarded to the adjacent bus in cycle n+k where k is an implementation dependent constant. Messages may be passed around one bus or pass through a bridge by writing to a standardized message location 732, 734, 736, 738 on a bridge's portal. This allows bus-interconnect topologies to be restored while freezing, or discarding when necessary, previously queued subactions.
Distribution of clock-sync information 740, 742 from the primary-bus source is performed by placing calibration information in isochronous-clock pseudo queues before forwarding this information to the clock master on the adjacent portal. In one embodiment, clock-sync information flows from the primary bus downward, so that only one clock-sync pseudo queue may be required.
In support of bus bridges, each node has two node ID addresses: physical ID address and virtual ID address. A physical node ID has a 3FF16 valued bus ID; a virtual node ID has smaller bus ID addresses. In the absence of bus bridges, all nodes are accessed through their physical addresses. In the presence of bus bridges, the physical address is used to configure the node and the virtual address is normally used thereafter.
Directed-asynchronous routing decisions are made by checking the destination ID addresses of pass-through packets. Accepted packets are directly routed to the bridge's opposing port. In addition, an asynchronous quarantine is maintained which selectively enables forwarding of a request subction based on the local identification of a bus-local requester. A set of legacy its identifies local nodes which requires specific processing of sourced requests and returning responses.
Bus bridges may be simplified if one of the portals is known to be a leaf-bus portal. With reference to
Address routing protocols may be simplified in topologies that include leaf-limited bridges. By restricting the applicability of the bridge to have one side be the only portal on its bus, the portal does not have to deal with forwarding of multiple bus addresses. However, one portal of the bus may be required to be the prime portal. The address routing protocols of the prime portal are more complex because it must also recognize addresses that are not valid.
The design of the prime portal may be simplified by restricting busID assignments to be a function of the phyID. In one embodiment, busID assignments may be restricted to the form "base+phyID," in which base may be a multiple of 64:
and phyID may be the node's 6-bit phyID assignment.
Referring again to
Leaf buses 1002-1005 are connected to bus bridges 1006-1009, respectively. Bus bridge 1006 has a phyID of 0, bus bridge 1007 has a phyID of 1, bus bridge 1008 has a phyID of 2 and bus bridge 1009 has a phyID of 3. Since the base is 0, buses 1002-1005 are assigned busIDs equal to their phyIDs, or 0-3, respectively.
The prime portal need not assign a value of 0+phyID as the bus number, since this derived value is assumed in the design and phyID assignments are basic capabilities of all nodes. But, if there is a more capable (i.e. higher ranking) bus bridge, each leaf-bus limited portal will accede to what the more capable bus bridge requires.
An example of the simplified address-routing may be observed with respect to
Generalized (non leaf-limited) bridges are architecturally symmetric as they include two type-C portals.
Type-A portal 1401 may accept packets, as in homogeneous topologies, if the destination_ID.busID equals 3FF16 and destination_ID.localID equals phyID, or may accept and forward packets if destination_ID.busID does not 3FF16. Type-B portal 1403 may accept packets if destination_ID.busID equals 3FF16 and destination_ID.localID equals phyID or if destination_ID.busID equals branchID and destination_ID.localID equals phyID. Type-B portal may accept and forward packets if destination_ID.busID equals leafBusID.
During net refresh operations, type-B portals observe whether other type-C portals are also attached. In one embodiment, when no type-C portals are found, the lowest-phyID type-B portal becomes the prime portal with a limited set of responsibilities, such as to accept nonexistent busID addresses which are accessed and return a rejection response. Nonexistent addresses include a) node addresses that don't exist on this bus (destination_ID.busID equals branchID and valid[destination_ID.localID] equals 0), b) node addresses that don't exist at a local bus address (destination_ID.busID equals 3FF16 and valid[destination_ID.localID] equals 0), c) busID addresses corresponding to a node that does not exist on a local bus (destination_ID.busID is less than 64 and valid[destination_ID.busID]==0), and d) busID addresses that by convention are never used (destination_ID.busID is greater than or equal to 64).
In one embodiment, when a branch-bus type-C portal is discovered, the type-B portals may abstain from the prime portal selection process. This allows the use of the more sophisticated type-C bus-identifier assignment protocols.
In order for the bus bridge 1325 to operate as the cycle master, the nodes 1350 of the local bus 1310 are able to identify protocols sent by the bus bridge 1325 that enable the bus bridge to be the cycle master. To become the cycle master, the bus bridge broadcasts a packet to all of the nodes in the local bus identifying the bus bridge as the cycle master. The packet may be broadcast during initialization, or bus reset.
In this embodiment, the bus bridge broadcasts a packet assigning the root node to the bus bridge itself. This clears the root hold-off bit in the other nodes. Then, a bus reset is forced. After the bus reset, the node with the bus hold-off bit is the last node to complete initialization. The last node to complete initialization is the root node. The root node is, among other things, the cycle master.
When the bus bridge is identified as the cycle master, the cycle synchronization is simpler, because there is no need for signals, such as "speed up" or "slow down" to be sent from the local bus to the cycle master. The speedup and slow down signals are sent internally in the bus bridge.
The specific arrangements and methods herein are merely illustrative of the principles of this invention. Numerous modifications in form and detail may be made by those skilled in the art without departing from the true spirit and scope of the invention.
Shima, Hisato, Stone, Glen David, Diaz, Jose, James, David Vernon
Patent | Priority | Assignee | Title |
10789080, | Jul 17 2015 | Microsoft Technology Licensing, LLC | Multi-tier customizable portal deployment system |
11144108, | Dec 29 2006 | TAHOE RESEARCH, LTD | Optimizing power usage by factoring processor architectural events to PMU |
6775243, | Apr 13 2000 | VALTRUS INNOVATIONS LIMITED | Graphically distinguishing a path between two points on a network |
6898658, | Dec 27 2001 | UNILOC LUXEMBOURG S A | Method to prevent net update oscillation |
9632962, | Mar 18 2013 | Fujitsu Limited | Information processing apparatus and method for generating coupling information |
Patent | Priority | Assignee | Title |
5684959, | Apr 19 1995 | Agilent Technologies Inc | Method for determining topology of a network |
5717853, | Oct 23 1995 | International Business Machines Corporation | Information handling system having router including first mode for configuring itself, second mode for configuring its connected devices and third mode for system operation |
6032261, | Dec 30 1997 | Philips Electronics North America Corporation | Bus bridge with distribution of a common cycle clock to all bridge portals to provide synchronization of local buses, and method of operation thereof |
6038625, | Jan 06 1998 | Sony Corporation | Method and system for providing a device identification mechanism within a consumer audio/video network |
6128318, | Jan 23 1998 | Philips Electronics North America Corporation | Method for synchronizing a cycle master node to a cycle slave node using synchronization information from an external network or sub-network which is supplied to the cycle slave node |
6131119, | Apr 01 1997 | Sony Corporation; Sony Trans Com, Inc. | Automatic configuration system for mapping node addresses within a bus structure to their physical location |
6160796, | Jan 06 1998 | Sony Corporation | Method and system for updating device identification and status information after a local bus reset within a home audio/video network |
6286067, | Sep 21 1999 | Sony Corporation; Sony Electronics, INC | Method and system for the simplification of leaf-limited bridges |
6374316, | Mar 19 1999 | Sony Corporation; Sony Electronics, INC | Method and system for circumscribing a topology to form ring structures |
6502158, | Apr 23 1999 | Sony Corporation; Sony Electronics, INC | Method and system for address spaces |
6539450, | Nov 29 1998 | Sony Corporation; Sony Electronics, INC | Method and system for adjusting isochronous bandwidths on a bus |
20020065942, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 20 2000 | Sony Corporation | (assignment on the face of the patent) | / | |||
Sep 20 2000 | Sony Electronics Inc. | (assignment on the face of the patent) | / | |||
Nov 19 2000 | JAMES, DAVID VERNON | Sony Corporation | CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED ON REEL 011625, FRAME 0157 | 011930 | /0931 | |
Nov 19 2000 | JAMES, DAVID VERNON | Sony Electronics, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED ON REEL 011625, FRAME 0157 | 011930 | /0931 | |
Nov 19 2000 | JAMES, DAVID VERNON | Sony Electronics, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011625 | /0157 | |
Nov 19 2000 | JAMES, DAVID VERNON | Sony Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011625 | /0157 | |
Nov 23 2000 | DIAZ, JOSE | Sony Electronics, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011625 | /0157 | |
Nov 23 2000 | DIAZ, JOSE | Sony Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011625 | /0157 | |
Nov 30 2000 | SHIMA, HISATO | Sony Electronics, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED ON REEL 011625, FRAME 0157 | 011930 | /0931 | |
Nov 30 2000 | SHIMA, HISATO | Sony Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011625 | /0157 | |
Nov 30 2000 | SHIMA, HISATO | Sony Electronics, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011625 | /0157 | |
Nov 30 2000 | SHIMA, HISATO | Sony Corporation | CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED ON REEL 011625, FRAME 0157 | 011930 | /0931 | |
Jan 23 2001 | STONE, GLEN DAVID | Sony Corporation | CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED ON REEL 011625, FRAME 0157 | 011930 | /0931 | |
Jan 23 2001 | STONE, GLEN DAVID | Sony Electronics, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED ON REEL 011625, FRAME 0157 | 011930 | /0931 | |
Jan 31 2001 | DIAZ, JOSE | Sony Corporation | CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED ON REEL 011625, FRAME 0157 | 011930 | /0931 | |
Jan 31 2001 | STONE, GLEN DAVID | Sony Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011625 | /0157 | |
Jan 31 2001 | DIAZ, JOSE | Sony Electronics, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED ON REEL 011625, FRAME 0157 | 011930 | /0931 | |
Jan 31 2001 | STONE, GLEN DAVID | Sony Electronics, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011625 | /0157 |
Date | Maintenance Fee Events |
Apr 16 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 14 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 22 2015 | REM: Maintenance Fee Reminder Mailed. |
Oct 14 2015 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 14 2006 | 4 years fee payment window open |
Apr 14 2007 | 6 months grace period start (w surcharge) |
Oct 14 2007 | patent expiry (for year 4) |
Oct 14 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 14 2010 | 8 years fee payment window open |
Apr 14 2011 | 6 months grace period start (w surcharge) |
Oct 14 2011 | patent expiry (for year 8) |
Oct 14 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 14 2014 | 12 years fee payment window open |
Apr 14 2015 | 6 months grace period start (w surcharge) |
Oct 14 2015 | patent expiry (for year 12) |
Oct 14 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |