Disclosed is a single-stage, switched capacitor circuit for measuring changes in a variable by measuring changes in a capacitor gap. The change in the capacitor gap corresponds directly to a change in a measurable variable, such as pressure and acceleration, and thus a change in voltage. The circuit includes at least one reference capacitor, a sensor capacitor, a plurality of switches responsive to a timing device, and a device for generating substantially constant reference voltages. The sensor circuit does not result in a DC offset value, but results in the AC component of the voltage being directly proportional to the change in the variable through a substantially constant voltage is supplied to a node near the sensor capacitance. The circuit may be trimmed using a digital to analog converter and/or capacitors coupled in parallel.
|
1. A capacitive sensor circuit for measuring changes in a variable that can be measured according to changes in capacitor gap, the circuit comprising:
an operational amplifier including an inverting input terminal, a noninverting input terminal, and an output terminal, wherein said noninverting input terminal is operatively coupled to ground; a first capacitor coupled to said inverting input of said operational amplifier, wherein the first capacitor is a reference capacitor; a second capacitor coupled between the inverting input terminal and the output terminal of said operational amplifier, wherein said second capacitor is a sensor capacitor and wherein a reference node is connected to said second capacitor; a timing device, said timing device having two phases, said two phases including a first phase and a second phase, wherein the two phases are nonoverlapping phases; a plurality of switching devices, wherein said switching devices include a first group of switches and a second group of switches, wherein each group of said switches are responsive to a phase of said timing device, wherein said first group of switches closes during a first phase of said timing device and said second group of switches closes during a second phase of said timing device; a plurality of voltage generating devices, wherein each of said voltage generating devices is operatively coupled to the circuit via a switch thereby generating a substantially constant voltage to the circuit; wherein during the first phase of the clock, a first substantially constant reference voltage is supplied to the first capacitor via a first switch, and a second substantially constant reference voltage is supplied via a second switch to the reference node operatively connected to said second capacitor, thereby canceling DC offset voltage; wherein during the second phase of the clock, a third substantially constant reference voltage is supplied via a third switch to the first capacitor; and wherein the first operational amplifier includes one amplifier stage; such that the electrical signal output from the output terminal of the operational amplifier is substantially linearly proportional to a change in a variable measurable by change in a capacitor gap.
11. A capacitive sensor circuit for measuring changes in a variable that can be measured according to changes in capacitor gap, the circuit comprising:
an operational amplifier including an inverting input terminal, a noninverting input terminal, and an output terminal, wherein said noninverting input terminal is operatively coupled to ground; a first capacitor coupled to said inverting input of said operational amplifier, wherein the first capacitor is a reference capacitor; a second capacitor coupled between the inverting input terminal and the output terminal of said operational amplifier, wherein said second capacitor is a sensor capacitor and wherein a reference node is connected to said second capacitor; a timing device, said timing device having two phases, said two phases including a first phase and a second phase, wherein the two phases are nonoverlapping phases; a plurality of switching devices, wherein said switching devices include a first group of switches and a second group of switches, wherein each group of said switches are responsive to a phase of said timing device, wherein said first group of switches closes during a first phase of said timing device and said second group of switches closes during a second phase of said timing device; a plurality of voltage generating devices, wherein each of said voltage generating devices is operatively coupled to the circuit via a switch thereby generating a substantially constant voltage to the circuit; wherein during the first phase of the clock, a first substantially constant reference voltage is supplied to the first capacitor via a first switch, and a second substantially constant reference voltage is supplied via a second witch to the reference node operatively coupled to said second capacitor, thereby canceling DC offset voltage; wherein during the second phase of the clock, a third substantially constant reference voltage is supplied via a third switch to the first capacitor; and wherein the operational amplifier includes one amplifier stage; such that the electrical signal output from the output terminal of the operational amplifier is correlated to a change in a variable measurable by change in a capacitor gap; and wherein a voltage generating device is a bias circuit for generating bias voltages, and the voltage generating devices include at least one voltage divider and a unity gain buffer. 12. A capacitive sensor circuit for measuring changes in a variable that can be measured according to changes in capacitor gap, the circuit comprising:
an operational amplifier including an inverting input terminal, a noninverting input terminal, and an output terminal, wherein said noninverting input terminal is operatively coupled to ground; a first capacitor coupled to said inverting input of said operational amplifier, wherein the first capacitor is a reference capacitor; a second capacitor coupled between the inverting input terminal and the output terminal of said operational amplifier, wherein said second capacitor is a sensor capacitor and wherein a reference node is connected to said second capacitor; a timing device, said timing device having two phases, said two phases including a first phase and a second phase, wherein the two phases are nonoverlapping phases; a plurality of switching devices, wherein said switching devices include a first group of switches and a second group of switches, wherein each group of said switches are responsive to a phase of said timing device, wherein said first group of switches closes during a first phase of said timing device and said second group of switches closes during a second phase of said timing device; a plurality of voltage generating devices, wherein each of said voltage generating devices is operatively coupled to the circuit via a switch thereby generating a substantially constant voltage to the circuit; wherein during the first phase of the clock, a first substantially constant reference voltage is supplied to the first capacitor via a first switch, and a second substantially constant reference voltage is supplied via a second switch to the reference node operatively coupled to said second capacitor, thereby canceling DC offset voltage; wherein during the second phase of the clock, a third substantially constant reference voltage is supplied via a third switch to the first capacitor; and wherein the operational amplifier includes one amplifier stage; such that the electrical signal output from the output terminal of the operational amplifier is correlated to a change in a variable measurable by change in a capacitor gap, and wherein the substantially constant supply voltages generated by the voltage generating devices are trimmed to account for variations in capacitance for said second capacitor and the circuit further includes a digital to analog converter that generates a digital to analog converter voltage for trimming substantially constant supply voltages. 13. A fully differential capacitive sensor circuit for measuring changes in a variable measurable by changes in capacitor gap, the circuit comprising:
an operational amplifier including an inverting input terminal, a noninverting input terminal, an inverting output terminal, a noninverting output terminal, and a third output terminal, wherein said third output terminal is operatively coupled to ground; a first capacitor coupled to said inverting input of said operational amplifier, wherein the first capacitor is a reference capacitor; a second capacitor coupled in series to the inverting input terminal and the noninverting output terminal of said operational amplifier, wherein said second capacitor is a sensor capacitor wherein a reference node is connected to said second capacitor, wherein said first capacitor is a reference for said second capacitor; a third capacitor coupled to said noninverting input of said first operational amplifier, wherein said third capacitor is a reference capacitor; a fourth capacitor coupled in series to the noninverting input of said first operational amplifier and the inverting output terminal of said operational amplifier, wherein said fourth capacitor is a sensor capacitor and wherein said third capacitor is a reference capacitor for said fourth capacitor, and wherein a second reference node is connected to said fourth capacitor; a timing device, said timing device having two phases, said two phases including a first phase and a second phase; a plurality of switching devices, wherein said switching devices include a first group of switches and a second group of switches, wherein each group of said switches are responsive to a phase of said timing device, wherein said first group of switches closes during a first phase of said timing device and said second group of switches closes during a second phase of said timing device; a plurality of voltage generating devices, wherein each of said voltage generating devices is operatively coupled to the circuit via a switch thereby generating a substantially constant voltage to the circuit; insulating device for insulating the second capacitor from the fourth capacitor; wherein during the first phase of the clock, a first substantially constant reference voltage is supplied via a first switch to the first capacitor, a second substantially constant reference voltage is supplied via a second switch to the second capacitor, and a third substantially constant reference voltage is supplied via a third switch to the third capacitor and a fourth substantially constant voltage is supplied via a fourth switch to the fourth capacitor, wherein the first and third substantially constant reference voltages are positive and said second and fourth substantially constant reference voltages are negative, and said second substantially constant voltage is supplied via said second switch to the reference node operatively connected to said second capacitor, thereby canceling DC offset voltage, and wherein said fourth substantially constant voltage is supplied via said fourth switch to said second reference node operatively connected to said fourth capacitor, thereby canceling DC offset voltage and wherein the second and fourth substantially constant voltages are negative; wherein during a second phase of the clock, a fifth substantially constant reference voltage is supplied via a fifth switch to the first capacitor, and a sixth substantially constant reference voltage is supplied via a third switch to the third capacitor, wherein the fifth and sixth substantially constant reference voltages are negative; and wherein the first operational amplifier includes one amplifier stage; such that the electrical signal output from the inverting output terminal of the operational amplifier and the electrical signal output from the noninverting output terminal of the operational amplifier are correlated to a change in a variable measurable by change in a capacitor gap.
2. The circuit of
3. The circuit of
4. The circuit of
5. The circuit of
7. The circuit of
8. The circuit of
9. The circuit of
10. The circuit of
a third capacitor coupled, in said first phase, in a feedback loop from the inverting input of said operational amplifier and the output of said operational amplifier.
14. The circuit of
15. The circuit of
16. The circuit of
17. The circuit of
18. The circuit of
20. The circuit of
21. The circuit of
22. The circuit of
23. The circuit of
|
Not applicable.
Not applicable.
The present invention relates generally to sensors, and more particularly to measuring changes in a variable that can be related to capacitance using a switched capacitor technique.
Capacitive sensors may be used to convert variations in many measurable variables, such as acceleration and pressure, to variations in capacitance. Another conversion takes place in that the variations in capacitance are then converted to observable variations in voltage. In some implementations of the prior art, an output voltage is directly proportional to gap changes in the capacitor. Prior art examples of such implementations are described by Y. E. Park and K. D. Wise in a publication entitled "An MOS Switched-Capacitor Readout Amplifier for Capacitive Pressure Sensors" for the IEEE Custom IC Conference of 1983 at pages 380-384. A second such implementation is described by E. D. Joseph, et al. in a publication entitled "Design and Noise Analysis of an Automotive Accelerometer" for the IEEE ISCAS in 1996. A third such implementation is described by B. E. Boser in a publication entitled "Electronics for Micromachined Inertial Sensors" for the International Conference on Solid-State Sensors and Actuators in 1997 at pages 1169-1172. A shortcoming is evident in these prior art implementations in that it appears that the output voltage is directly proportional to gap changes in the capacitor only when there are small variations in gap distance.
Another example of such a prior art implementation is shown in U.S. Pat. No. 4,656,871 entitled "Capacitor Sensor and Method" issued on Apr. 14, 1987 to Motorola, Inc. (hereinafter "the '871 Patent"). Switched capacitors are used in this invention to measure changes in a variable. The invention described in the '871 Patent is directed to a method for converting a measured variable to an electrical output signal. The inventor performs this feat by placing sensor capacitors between the output and inverting input terminal of the operational amplifier, thus placing the sensor capacitor at the feedback loop of the operational amplifier. A difference amplifier is placed at the output stage. However, the invention described in the '871 Patent results in DC offset voltage that must be corrected. Thus, an additional step of correcting the voltage, i.e., the difference amplifier, is necessary. This circuitry results in a more expensive, complicated product to measure the change in variable.
There is a need for a circuit for measuring changes in capacitor gap using a switched capacitor technique that measures changes in a measurable variable such as pressure for larger variations in capacitor gap distances. There is also a need for a circuit for measuring changes in capacitor gap using a switched capacitor technique that does not result in a constant DC offset voltage that needs to be corrected through a difference amplifier at the output stage.
The present invention solves the needs addressed above. The present invention provides a circuit for measuring changes in a capacitor gap, in terms of voltage, using a switched capacitor technique. The change in the capacitor gap corresponds directly to a change in a measurable variable, such as pressure and acceleration. The change in variable also corresponds to a change in voltage. It is an object of the present invention to provide a circuit for measuring changes in a capacitor gap, and thus voltage, using a switched capacitor technique. The sensor includes circuitry that does not result in a DC offset value, but results in the AC component of the voltage being directly proportional to the change in the variable. A substantially constant voltage is supplied to a node near the sensor capacitance, thereby eliminating the DC offset voltage.
In a first embodiment of the present invention, a sensing circuit measures changes in a measurable variable by correlating these changes to voltage changes. This circuit includes an operational amplifier that can be electrically coupled to various supply voltages via five switches that are controlled by a two-phase nonoverlapping clock. During one phase, a first group of switches close; during a second phase, a second set of switches close. Depending on the phase of the clock, and thus the switches that are closed, three substantially constant DC supply voltages are supplied to various points on the sensing circuit through the connections formed by the switches. The various voltages can be generated with a voltage divider and a unity gain buffer. One supply voltage is applied to a node on the circuit and automatically cancels DC offset voltage. Through a unique relationship between the various supply voltages and the value of a CMOS reference capacitor, the output voltage can be made directly proportional to a change in gap for a sensor capacitor.
In another embodiment of the present invention, the circuit is simplified in that the supply voltages are set to substantially equal values, but some of the supply voltages are negative while the others are positive. This embodiment includes an operational amplifier, two groups of switches closed in different phases by a two-phase nonoverlapping clock, substantially constant supply voltages, a reference capacitor and a sensor capacitor.
In yet another embodiment of the present invention, an operational amplifier is coupled to two capacitors other than the reference capacitor, and one of the capacitors (including a sensor capacitor) is coupled to the inverting input of the operational amplifier at different phases of the clock.
In yet another embodiment of the present invention, a fully differential implementation of the circuit is shown. This embodiment contains additional switches and additional capacitors than other embodiments of the invention. In this embodiment, the capacitance of two reference capacitors are correlated to the change in gap of two sensor capacitors. In this embodiment, a differential output voltage is obtained from the outputs of the operational amplifier. The two sensor capacitors of this embodiment are electrically insulated from each other; but their common plate is moveable in accordance with gap increasing in one of the capacitors and decreasing in the other.
It is an object of the present invention to provide for a circuit that correlates changes in capacitance to changes in a measurable variable for larger variations in capacitor gap distances. Moreover, it is an object of the present invention to provide for a circuit that does not result in a constant DC offset voltage that needs to be corrected. Since there is no DC offset voltage, the dynamic range of the circuit is improved.
These and other objects, features, and characteristics of the present invention will become apparent to one skilled in the art from a close study of the following detailed description in conjunction with the accompanying drawings and appended claims, all of which form a part of this application. In the drawings:
As the present invention may be embodied in several forms without departing from the spirit or essential characteristics thereof, it should also be understood that the above-described embodiments are not limited by any of the details of the foregoing description, unless otherwise specified, but rather should be construed broadly within its spirit and scope as defined in the appended claims, and therefore all changes and modifications that fall within the metes and bounds of the claims, or equivalence of such metes and bounds, are therefore intended to be embraced by the appended claims.
Referring now to
Five transistor switches are shown in various locations on the circuit. Depending upon the different voltage levels that the switch undergoes during circuit operation, the switches can be either NMOS, pMOS or parallel combination of both. The switches include a first switch 30, a second switch 40, a third switch 50, a fourth switch 60 and a fifth switch 70. The location of all the switches will be described in greater detail hereinbelow. The switches 30, 50 and 70 represent the first group of switches. Switches 40 and 60 represent the second group of switches. These switches are controlled by a two-phase nonoverlapping clock. The first group of switches, i.e., the first switch 30, the third switch 50 and the fifth switch 70, are closed when the clock signal Φ1 goes high. When first switch 30 closes, substantially constant voltage Vx is supplied to reference capacitor Cr 20. When the clock signal is high, fifth switch 70 closes such that substantially constant reference voltage Vz is supplied to an internal node (intl) thereby automatically canceling DC offset voltage that would result to the circuit. Switch 50 closes such that a loop is formed from the inverting input of the operational amplifier 10 to the output of operational amplifier 10.
When the clock signal Φ2 goes high, the second switch 40 and the fourth switch 60 are closed. When the second switch 40 closes, capacitor Cr 20 is coupled to substantially constant reference voltage Vy. When the fourth switch 60 closes, capacitor Cs 45 is coupled between the inverting input of operational amplifier 10 and the output of operational amplifier 10.
In both phases of the clock, capacitor Cs 45, in addition to being operatively coupled to capacitor Cr 20, is also operatively coupled in series to an internal node (int1). Cr 20 is also, at both phases of the clock, operatively coupled between the inverting input of operational amplifier 10 and the output of operational amplifier 10.
The capacitance of capacitor Cr can be represented by the following equation:
where w is the ratio of the reference capacitance Cr to the sensor capacitance Cso.
The operation of the circuit is now generally described. The charge at the inverting node of the operational amplifier 10 when the signal is high can be represented by:
When the clock signal is low, the charge at the inverting node of the operational amplifier 10 can be represented by:
where x, y and z represent the amount of voltages that is asserted on each of the corresponding nodes of the circuit. For example, x=+½*VDD is the most positive supply voltage supplied to the chip, while x=-½*VDD is the most negative supply voltage supplied to the chip.
Vout=Cr*VDD/Cs((x-y)+(Cs*z)/Cr)
Assuming an increase in the capacitor gap Δd:
The term (x-y)+w*z must be equal to zero in order for Vout to be directly proportional to 9Δd. By suitable selection of values for voltages Vx, Vy and Vz, this term can be made equal to zero, e.g., where w=2, x=-½, y=--½ and z=-½.
Referring now to
Referring now to
Referring now to
Cs 247 is independent of the parasitic capacitance and resistance at both terminals of the capacitor. The capacitor represented by Cs 247 can be a micromachined capacitive sensor. For trimming purposes any of the variables w, x, y and z can be changed, e.g., through a digital to analog converter. Also, the variable w can be trimmed by including capacitors in parallel with capacitor Cr. Theoretically, Δd can vary from -d to +d, limited by the output capability of operational amplifier 225.
In
The switches include a first switch 200, a second switch 210, a third switch 220, a fourth switch 230 and fifth switch 240. In the first phase of the clock, switch 230 is closed to supply a substantially constant voltage to reference capacitor Cs 245. Switch 220 closes such that a substantially constant negative supply voltage (-VDD/2) is supplied through capacitor Cs 247. Switch 200 closes such that a loop is formed from the inverting input of amplifier 225 and the output of amplifier 225.
In the second phase of the clock, switch 240 is closed to supply a substantially constant supply voltage (-VDD/2) to capacitor Cr. Switch 210 closes so that capacitor Cs 247 is coupled between the inverting input of the operational amplifier 225 and the output of amplifier 225.
Referring now to
Four switches 280, 290, 300, 310 are shown to the right of the reference capacitor Cr in the circuit. Two switches 260, 270 are shown to the left of reference capacitor Cr. The six switches are controlled by a two-phase nonoverlapping clock. When the clock signal Φ1 goes high, switch 260 closes such that a substantially constant voltage Vx is applied to capacitor Cr 330. Switch 290 closes such that a substantially constant voltage Vz is applied to capacitor Cs 320. Both capacitors Cs 320 and Cr 330 are operatively coupled to the inverting input of operational amplifier 305. Capacitor Cs 320 can be a micromachined capacitive sensor. Switch 280 is closed during the high phase of the clock such that capacitor C1340 is connected to both the inverting input of operational amplifier 305 and the output of operational amplifier 305.
When the clock signal Φ goes low, switch 270 closes such that a substantially constant voltage Vy is applied to capacitor Cr 330. Switch 300 closes at the low phase such that capacitor Cs 320 is coupled to the inverting input of operational amplifier 305 and to the output of operational amplifier 305.
Referring now to
In the second phase of the clock, switches 350, 370, 390, 410, 420 and 440 are open, and switches 360, 380, 400 and 430 are closed. When switch 360 closes, a substantially constant voltage is supplied to capacitor C 470 which is coupled to the inverting input of operational amplifier 405. When switch 400 closes, a substantially constant voltage is supplied to capacitor Cs1450 which is in turn coupled to the noninverting output of amplifier 405. The resulting output voltage is represented by VoutP. When switch 380 closes, a substantially constant negative supply voltage is supplied to capacitor C 480. Capacitor C 480 is coupled to the noninverting input of operational amplifier 405. Capacitor Cs2460 is coupled between the noninverting input terminal of operational amplifier 405 and the inverting output terminal of operational amplifier 405. The resulting output voltage is VoutN.
In this embodiment the capacitor Cs1450 and Cs2460 are electrically insulated from each other. In other words, Cs1450 and Cs2 should not share the same electrical node in this circuit configuration. The circuit should allow for independent voltages to be applied to both terminals of Cs1 and Cs2 so that there is no short circuit. Capacitors Cs1450 and Cs2460 can be micromachined capacitive sensors.
When the sensor capacitor Cs1 increases the gap by Δd (Δd) and the sensor capacitor Cs2 decreases the gap by Δd (Δd) accordingly, by going through similar mathematical manipulations, the difference between VoutP and VoutN can be represented by:
The formula is based on the assumption that the plates are electrically insulated from each other.
Referring now to
The following output is obtained:
When 2.5 V is the analog ground, the output should be 2.5 V+0.25 V=2.75 V. The peak of the output is shown on the graph. The output varies as follows:
As the present invention may be embodied in several forms without departing from the spirit or essential characteristics thereof, it should also be understood that the above-described embodiments are not limited by any of the details of the foregoing description, unless otherwise specified, but rather should be construed broadly within its spirit and scope as defined in the appended claims, and therefore all changes and modifications that fall within the metes and bounds of the claims, or equivalence of such metes and bounds are therefore intended to be embraced by the appended claims.
Patent | Priority | Assignee | Title |
6825765, | Dec 30 1998 | Joyson Safety Systems Acquisition LLC | Occupant detection system |
6828802, | Aug 16 2002 | Rosemount Inc. | Pressure measurement device including a capacitive sensor in an amplifier feedback path |
6868726, | Jan 20 2000 | ANALOG DEVICES IMI, INC | Position sensing with improved linearity |
6879056, | Dec 29 2000 | Intel Corporation | Converting sensed signals |
6930529, | Mar 25 2003 | Trivale Technologies | OFFSET COMPENSATION CIRCUIT COMPENSATING FOR OFFSET VOLTAGE OF DRIVE CIRCUIT AS WELL AS DRIVE CIRCUIT WITH OFFSET-COMPENSATION CAPABILITY AND LIQUID-CRYSTAL DISPLAY DEVICE USING THE OFFSET COMPENSATION CIRCUIT |
7061230, | Sep 19 2001 | MICRO-EPSILON MESSTECHNIK GMBH & CO KG | Circuit and method for measuring distances |
7129714, | Jul 02 2002 | Capacitive measurement system | |
7164377, | Dec 03 2004 | Silicon Laboratories Inc | Multiplexed voltage reference strategy for codec |
7394101, | Aug 31 1998 | Canon Kabushiki Kaisha | Semiconductor device |
7863909, | Mar 04 2008 | Synaptics Incorporated | System and method for measuring a capacitance by transferring charge from a fixed source |
7888680, | Aug 31 1998 | Canon Kabushiki Kaisha | Semiconductor device |
Patent | Priority | Assignee | Title |
5659254, | May 31 1994 | Hitachi, Ltd.; Hitachi Automotive Engineering Co., Ltd. | Capacitance type sensor device |
6278283, | May 11 1998 | Mitsubishi Denki Kabushiki Kaisha | Capacitance detecting circuit |
6377056, | Aug 26 1998 | Hitachi, Ltd.; Hitachi Car Engineering Co., Ltd. | Electrostatic capacitance type dynamical quantity sensor |
6486656, | Oct 06 1999 | Delphi Technologies, Inc. | Magnetoresistive die and position sensor |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 29 2001 | LIEN, WEE LIANG | Institute of Microelectronics | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012406 | /0849 | |
Dec 19 2001 | Institute of Microelectronics | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
May 16 2007 | REM: Maintenance Fee Reminder Mailed. |
Oct 28 2007 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 28 2006 | 4 years fee payment window open |
Apr 28 2007 | 6 months grace period start (w surcharge) |
Oct 28 2007 | patent expiry (for year 4) |
Oct 28 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 28 2010 | 8 years fee payment window open |
Apr 28 2011 | 6 months grace period start (w surcharge) |
Oct 28 2011 | patent expiry (for year 8) |
Oct 28 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 28 2014 | 12 years fee payment window open |
Apr 28 2015 | 6 months grace period start (w surcharge) |
Oct 28 2015 | patent expiry (for year 12) |
Oct 28 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |