A tray for ball grid array (bga) semiconductor packages is provided, composed of a body, protruding portions and positioning portions. The body is formed with a plurality of recessed cavities, and the protruding portions are formed in the recessed cavities corresponding to area free of solder balls on the semiconductor packages to come into contact with the semiconductor packages; this does not require the use of flanges formed in a conventional tray to support a quite narrow peripheral portion of a semiconductor package, thereby preventing cracks of solder balls and assuring structural integrity and electrical-connection quality of the semiconductor packages. When the trays are vertically stacked, a positioning portion of an upper tray is engaged with a gap between an inner side wall of a recessed cavity and a semiconductor package received in a lower tray, so as to securely position the semiconductor packages accommodated by the lower tray.
|
1. A tray for ball grid array (bga) semiconductor packages, with a surface of a bga semiconductor package being defined with a ball-implanting area where a plurality of solder balls are array-arranged and a non-ball-implanting area free of the solder balls, the tray comprising:
a body having an upper surface and a lower surface opposed to the upper surface, the upper surface being formed with a plurality of downwardly recessed cavities, for allowing the semiconductor packages to be received in the recessed cavities with the surfaces of the semiconductor packages having the solder balls facing toward bottom surfaces of the recessed cavities; and at least a protruding portion formed on the bottom surface of each of the recessed cavities, and corresponding in position to the non-ball-implanting area of the surface of the corresponding semiconductor package, so as to allow the protruding portion to support the semiconductor package received in the corresponding recessed cavity.
9. A tray for ball grid array (bga) semiconductor packages, with a surface of a bga semiconductor package being defined with a ball-implanting area where a plurality of solder balls are array-arranged and a non-ball-implanting area free of the solder balls, the tray comprising:
a body having an upper surface and a lower surface opposed to the upper surface, the upper surface being formed with a plurality of downwardly recessed cavities, for allowing the semiconductor packages to be received in the recessed cavities with the surfaces of the semiconductor packages having the solder balls facing toward bottom surfaces of the recessed cavities; and a plurality of protruding portions formed on the bottom surface of each of the recessed cavities, and corresponding in position to the non-ball-implanting area of the surface of the corresponding semiconductor package, so as to allow the protruding portions to support the semiconductor package received in the corresponding recessed cavity.
2. The tray for bga semiconductor packages of
3. The tray for bga semiconductor packages of
4. The tray for bga semiconductor packages of
5. The tray for bga semiconductor packages of
6. The tray for bga semiconductor packages of
7. The tray for bga semiconductor packages of
8. The tray for bga semiconductor packages of
10. The tray for bga semiconductor packages of
11. The tray for bga semiconductor packages of
12. The tray for bga semiconductor packages of
13. The tray for bga semiconductor packages of
14. The tray for bga semiconductor packages of
15. The tray for bga semiconductor packages of
|
The present invention relates to trays for semiconductor packages, and more particularly, to a tray for storage and transportation of ball grid array (BGA) semiconductor packages.
A BGA semiconductor package is characterized in mounting at least a chip on a surface of a substrate, and implanting a plurality of solder balls on an opposing surface of the substrate; these solder balls act as input/output connections of the semiconductor package to allow the chip to be electrically connected to an external device such as printed circuit board (PCB) via the solder balls.
Generally, a plurality of fabricated BGA semiconductor packages are simultaneously stored or transported by means of a tray to be subject to subsequent processes such as functional tests. As semiconductor packages are structured more complicated and incorporated with more delicate components or elements, they may be more easily damaged by external impact or influence such as mechanical shock, and therefore, the design for a tray is critical for allowing semiconductor packages to be properly supported and protected by the tray so as to assure structural integrity of the semiconductor packages.
U.S. Pat. Nos. 5,400,904 and 6,116,427 disclose a tray 1, as shown in
However, as the peripheral portion of the substrate 14 in contact with the flanges 13 of the above tray 1 is quite narrow (e.g. 0.7 mm or even smaller), by dimensional inaccuracy of the flanges 13 in fabrication, as shown in
Other related prior arts such as U.S. Pat. Nos. 5,890,599 and 6,264,037 similarly disclose a tray for semiconductor packages, but still fail to solve the above structural damage problem in terms of solder-ball cracking and unsatisfactory positioning for the semiconductor packages.
Therefore, the problem to be solved herein is to provide a tray for semiconductor packages, so as to assure structural integrity of the semiconductor packages accommodated by the tray.
A primary objective of the present invention is to provide a tray for ball grid array (BGA) semiconductor packages for accommodate a plurality of semiconductor packages, which can maintain structural integrity of the semiconductor packages without damaging solder balls thereof, and assure electrical-connection quality of the semiconductor packages.
Another objective of the invention is to provide a tray for BGA semiconductor packages for accommodate a plurality of semiconductor packages, which can securely position and support the semiconductor packages.
In accordance with the above and other objectives, the present invention proposes a tray for BGA semiconductor packages, with a surface of a BGA semiconductor package being defined with a ball-implanting area where a plurality of solder balls are array-arranged and a non-ball-implanting area free of the solder balls, the tray comprising: a body having an upper surface and a lower surface opposed to the upper surface, the upper surface being formed with a plurality of downwardly recessed cavities, for allowing the semiconductor packages to be received in the recessed cavities with the surfaces of the semiconductor packages having the solder balls facing toward bottom surfaces of the recessed cavities; at least a protruding portion formed on the bottom surface of each of the recessed cavities, and corresponding in position to the non-ball-implanting area of the surface of the corresponding semiconductor package, so as to allow the protruding portion to support the semiconductor package received in the corresponding recessed cavity; and at least a positioning portion formed on the lower surface of the body, and corresponding in position to a gap between an inner side wall of each of the recessed cavities and the semiconductor package received in the corresponding recessed cavity; when the trays incorporated with the semiconductor packages are vertically stacked, a positioning portion of an upper tray is engaged with a gap between an inner side wall of a recessed cavity and a semiconductor package received in the recessed cavity of a lower tray, so as to securely position the semiconductor package accommodated by the lower tray.
In the use of the above tray for storage and transportation of a plurality of semiconductor packages, the semiconductor packages are respectively received in recessed cavities of the tray, with non-ball-implanting areas thereof free of solder balls being supported by protruding portions formed on bottom surfaces of the recessed cavities; this does not require the use of flanges formed on an inner side wall of a recessed cavity of a conventional tray to support a quite narrow peripheral portion of a chip carrier (such as a substrate) of a semiconductor package received in the recessed cavity, thereby preventing cracks of solder balls being pressed by the flanges. Therefore, structural integrity and electrical-connection quality of the semiconductor packages can be assured through the use of the above tray for accommodating the semiconductor packages. Moreover, when the trays are vertically stacked, a positioning portion of an upper tray is engaged with a gap between an inner side wall of a recessed cavity and a semiconductor package received in the recessed cavity of a lower tray, so as to securely position the semiconductor packages accommodated by the lower tray without the occurrence of positional shift or dislocation of the semiconductor packages that may adversely affect performance of subsequent fabrication processes, and also prevent the semiconductor packages from being damaged by unsatisfactory positioning.
The present invention can be more fully understood by reading the following detailed description of the preferred embodiments, with reference made to the accompanying drawings, wherein:
The preferred embodiments of a tray for ball grid array (BGA) semiconductor packages proposed in the present invention are described with reference to
As shown in
The BGA semiconductor package 23 uses a chip carrier 24 for mounting a chip 25 on an upper surface 240 thereof, and is formed with a plurality of bonding wires 26 that electrically connect the chip 25 to the chip carrier 24, allowing the chip 25 and the bonding wires 26 to be encapsulated by an encapsulant 27 applied over the upper surface 240 of the chip carrier 24; as shown in
The plurality of protruding portions 21 are formed in the recessed cavities 202 in a manner that, one protruding portion 21 upwardly protrudes on a bottom surface 203 of each of the recessed cavities 202, and corresponds in position to the non-ball-implanting area 243 (i.e. the central portion) on the lower surface 241 of the chip carrier 24, so as to allow the BGA semiconductor package 23 to be received in the corresponding recessed cavity 202, with the solder balls 28 thereof facing toward the bottom surface 203 of the recessed cavity 202 and the non-ball-implanting area 243 of the chip carrier 24 abutting against the protruding portion 21 in the recessed cavity 202. The protruding portion 21 is larger in height than the solder balls 28 of the semiconductor package 23, and depth of the recessed cavity 202 is greater than the sum in height of the semiconductor package 23 and the protruding portion 21, such that the semiconductor package 23 can be comfortably disposed within the recessed cavity 202 whose bottom surface 203 would not touch the solder balls 28.
The plurality of positioning portions 22 are formed on the lower surface 201 of the body 20, wherein each of the position portions 22 corresponds in position to a gap between an inner side wall 204 of each of the recessed cavities 202 and the semiconductor package 23 received in the corresponding recessed cavity 202; that is, the position portion 22 corresponds to a peripheral portion 244 free of the encapsulant 27 formed on the upper surface 240 of the chip carrier 24.
Moreover, the bottom surface 203 of the recessed cavity 202 may be formed with at least an opening 29 penetrating through the body 20; as shown in
As shown in
As shown in the drawings, the tray 2' of this embodiment is structurally similar to the above tray 2, and composed of the body 20, protruding portions 21 and positioning portions 22, wherein a plurality of downwardly recessed cavities 202 are formed on an upper surface 200 of the body 20 for receiving semiconductor packages 23' therein, and the positioning portions 22 are formed on a lower surface 201 of the body 20 and each corresponds in position to a gap between an inner side wall 204 of each of the recessed cavities 202 and the semiconductor package 23' received within the corresponding recessed cavity 202.
The semiconductor package 23' accommodated by the tray 2' has different arrangement of a ball-implanting area 242 and a non-ball-implanting area 243 from the semiconductor package 23 used in the above first embodiment. As shown in
As shown in
As shown in the drawings, the tray 2" of this embodiment is similar in structure to the tray 2' of the above second preferred embodiment, with the difference in that a plurality of protruding portions 21 are formed in each recessed cavity 202 of a body 20 of the tray 2".
As shown in
In the use of the above tray for storage and transportation of a plurality of semiconductor packages, the semiconductor packages are respectively received in recessed cavities of the tray, with non-ball-implanting areas thereof free of solder balls being supported by protruding portions formed on bottom surfaces of the recessed cavities; this does not require the use of flanges formed on an inner side wall of a recessed cavity of a conventional tray to support a quite narrow peripheral portion of a chip carrier (such as a substrate) of a semiconductor package received in the recessed cavity, thereby preventing cracks of solder balls being abutted and pressed by the flanges. Therefore, structural integrity and electrical-connection quality of the semiconductor packages can be assured through the use of the above tray for accommodating the semiconductor packages. Moreover, when the trays are vertically stacked, a positioning portion of an upper tray is engaged with a gap between an inner side wall of a recessed cavity and a semiconductor package received in the recessed cavity of a lower tray, so as to securely position the semiconductor packages accommodated by the lower tray without the occurrence of positional shift or dislocation of the semiconductor packages that may adversely affect performance of subsequent fabrication processes, and also prevent the semiconductor packages from being damaged by unsatisfactory positioning.
The invention has been described using exemplary preferred embodiments. However, it is to be understood that the scope of the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements, such as different numbers and shapes of the protruding portions, different forming positions of the openings, etc. The scope of the claims, therefore, should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Jhong, Jheng-Xian, Chen, G. F.
Patent | Priority | Assignee | Title |
8247892, | Jan 20 2010 | SEMIKRON ELEKTRONIK GMBH & CO KG | Arrangement comprising at least one power semiconductor module and a transport packaging |
8405195, | Jan 20 2010 | SEMIKRON ELEKTRONIK GMBH & CO KG | Arrangement comprising at least one power semiconductor module and a transport packaging |
8436452, | May 28 2010 | Nanya Technology Corporation | Carrier for chip packages |
Patent | Priority | Assignee | Title |
5400904, | Oct 15 1993 | R H MURPHY CO , INC | Tray for ball terminal integrated circuits |
5541449, | Mar 11 1994 | SILICON BANDWIDTH, INC | Semiconductor chip carrier affording a high-density external interface |
5729051, | Sep 22 1994 | NEC Electronics Corporation | Tape automated bonding type semiconductor device |
6116427, | Jan 31 2000 | Silicon Integrated Systems Corp. | Tray for ball grid array devices |
6264037, | Apr 27 2000 | R. H. Murphy Co., Inc. | Tray for ball grid array integrated circuit |
6559537, | Aug 31 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Ball grid array packages with thermally conductive containers |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 25 2002 | JHONG, JHENG-XIAN | SILICONWARE PRECISION INDUSTRIES, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013637 | /0182 | |
Nov 25 2002 | CHEN, G F | SILICONWARE PRECISION INDUSTRIES, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013637 | /0182 | |
Dec 30 2002 | Siliconware Precision Industries Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
May 16 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 25 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 02 2015 | REM: Maintenance Fee Reminder Mailed. |
Nov 25 2015 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Nov 25 2006 | 4 years fee payment window open |
May 25 2007 | 6 months grace period start (w surcharge) |
Nov 25 2007 | patent expiry (for year 4) |
Nov 25 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 25 2010 | 8 years fee payment window open |
May 25 2011 | 6 months grace period start (w surcharge) |
Nov 25 2011 | patent expiry (for year 8) |
Nov 25 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 25 2014 | 12 years fee payment window open |
May 25 2015 | 6 months grace period start (w surcharge) |
Nov 25 2015 | patent expiry (for year 12) |
Nov 25 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |