A method and apparatus for electrically converting a nrz signal into a rz signal. A nrz signal is summed with a phase-aligned clock signal. The resultant summed signal is then passed through a biased phemt transistor which has highly non-linear characteristics. The transistor is biased such that portions of the summed signal below a predetermined level are clipped resulting in an inverted rz format signal equivalent to the received nrz signal.

Patent
   6680679
Priority
Mar 01 2002
Filed
Mar 01 2002
Issued
Jan 20 2004
Expiry
Mar 01 2022
Assg.orig
Entity
Large
18
21
EXPIRED
1. A method of converting a nrz signal to a rz signal comprising the steps of:
receiving a nrz signal;
receiving a clock signal;
combining said nrz signal and said clock signal, thereby creating a combined signal; and
clipping portions of said combined signal having a signal strength less than a predetermined level.
10. A method of converting a nrz signal to a rz signal comprising the steps of:
receiving a nrz signal;
determining a phase of said nrz signal;
generating a clock signal having a phase matching said phase of said nrz signal;
summing said clock signal and said nrz signal to generate a summed signal;
clipping said summed signal.
4. An electrical signal conversion apparatus comprising:
a signal combiner having a first input, a second input and an output a clock signal input line, said clock signal input line coupled to said first input of said signal combiner;
an input data line, said input data line coupled to said second input of said signal combiner; and
a transistor having an input and an output, said output of said signal combiner coupled to said input of said transistor, said transistor having a predetermined pinchoff voltage such that only signals having a voltage greater that said pinchoff voltage cause a signal to be transmitted to said output of said transistor.
14. An apparatus for electrically converting a nrz signal to a rz signal and generating an optical rz signal comprising:
a signal combiner having a first input and a second input;
a clock signal line, said clock signal line coupled to said first input of said signal combiner;
an input data line, said input data line coupled to said second input of said signal combiner;
a transistor having a gate, a source and a drain, said drain being coupled to an output, said output of said signal combiner being coupled to said gate of said transistor, said transistor having a predetermined pinchoff voltage such that only signals applied to said gate of said transistor having a signal strength greater that said predetermined pinchoff voltage cause a signal to be transmitted from said drain to said output; and
an optical modulator coupled to said output of said transistor.
19. An apparatus for electrically converting a nrz signal to a rz signal and generating an optical rz signal comprising:
an input line adapted to receive an nrz input signal;
a phase shifter connected to a clock input signal; said phase shifter adapted to alter a generated clock signal to match a phase of said input signal;
a signal coupler connected to said phase shifter adapted to couple said phase-aligned clock signal with said input signal on said input line, said signal coupler being located between said phase shifter and said first terminating resistor;
a first capacitor connected to said input line to filter said coupled signal;
a gate input line connected to said input line; said gate input line including a second resistor and a second capacitor in series and having a gate voltage source connected between said second resistor and said second capacitor;
a phemt having a gate, a drain and a source, said gate of said phemt connected to said input line, said source being grounded; said drain including a third resistor and a third capacitor connected in series and having a drain voltage source connected between said third resistor and said third capacitor;
an output line connected to said drain between said phemt and said third resistor, said output line including a fourth capacitor; and
an optical modulator connected to said output line.
2. The method of converting a nrz signal to a rz signal of claim 1 further comprising the step of varying the phase of said clock signal to match a phase of said nrz signal.
3. The method of converting a nrz signal to a rz signal of claim 1 wherein said step of combining said nrz signal and said clock signal comprises the step of superimposing said clock signal and said nrz signal.
5. The electrical signal conversion apparatus of claim 4 wherein said signal combiner is a directional coupler.
6. The electrical signal conversion apparatus of claim 4 wherein said signal combiner is a power combiner.
7. The electrical signal conversion apparatus of claim 4 wherein said transistor is a phemt active device.
8. The electrical signal conversion apparatus of claim 4 wherein said predetermined pinchoff voltage corresponds to an average peak strength of a timing signal generated by said clock signal generator.
9. The electrical signal conversion apparatus of claim 4 wherein said phase of said clocking signal varies such that peak of said clock signal corresponds to a bit center of an nrz input signal on said second input of said signal combiner.
11. The method of converting a nrz signal to a rz signal of claim 10 further comprising the step of:
inverting said clipped summed signal.
12. The method of converting a nrz signal to a rz signal of claim 10 wherein said step of clipping said summed signal includes the step of clipping portions of said summed signal having a signal strength less than a predetermined level.
13. The method of converting a nrz signal to a rz signal for claim 10 wherein said step of clipping said summed signal further comprises the step of modifying said predetermined level.
15. The apparatus for electrically converting a nrz signal to a rz signal and generating an optical rz signal of claim 14, wherein said signal combiner a directional coupler.
16. The apparatus for electrically converting a nrz signal to a rz signal and generating an optical rz signal of claim 14, wherein said signal combiner is a power combiner.
17. The apparatus for electrically converting a nrz signal to a rz signal and generating an optical rz signal of claim 14, wherein said transistor is a phemt active device.
18. The apparatus for electrically converting a nrz signal to a rz signal and generating an optical rz signal of claim 14, wherein said phase of said clocking signal varies such that a peak of said clock signal corresponds to bit center of an input nrz signal on said second input of said signal combiner.

The present invention is related to coded data generation or conversion and, more particularly to a method and apparatus for converting a non-return to zero (NRZ) signal to a return to zero (RZ) signal.

Modem optical data communication networks often require that data transmitted through the optical communication network be encoded in a return-to-zero (RZ) format. Since a majority of digital electronic data is encoded using a non-return-to-zero (NRZ) format, the digital electronic signals must be converted from NRZ format to RZ format to be transmitted within an optical communication network.

Existing high speed RZ optical network transmitters use various methods of converting NRZ encoded data received from a multiplexer into RZ encoded data before it is sent over an optical fiber. The most common method uses two optical amplitude modulators. The first optical modulator is driven by a clock signal and produces a stream of RZ "ones." The second optical modulator is driven by NRZ data. The second optical modulator gates the stream of RZ "ones" to produce RZ data. Although simple, the multiple optical modulators make this technique of generating RZ data expensive.

U.S. Pat. No. 5,625,722, entitled "METHOD AND APPARATUS FOR GENERATING DATA ENCODED PULSES IN RETURN-TO-ZERO FORMAT," discloses an alternate method of generating RZ signals for transmission in an optical network. A laser is used to generate a continuous light stream which is the first input of a modulator. The NRZ signal gates the continuous light stream by allowing the light stream to output an optical signal only when the NRZ signal transitions from predetermined levels. This method of signal conversion is also more expensive than electrical conversion of the NRZ signal to a RZ format. U.S. Pat. No. 5,625,722 is hereby incorporated by reference into the specification of the present invention.

A third known method of electrical NRZ-to-RZ conversion uses high-speed digital logic integrated circuits (ICs). A NAND gate that has NRZ data and a clock signal as it two inputs will produce inverted RZ data as its output. These ICs, although much cheaper than optical modulators, are also expensive.

What is needed is an efficient and cost effective method and apparatus for electrically converting a NRZ signal into a RZ signal.

The present invention is intended to provide a low cost method and apparatus for converting a NRZ signal with a synchronous clock signal to a RZ signal.

In one embodiment, an incoming clock signal is phase aligned to an incoming NRZ signal. The NRZ signal and the clock signal are then summed to produce a combined signal. The combined signal is then passed across a Pseudomorphic High Electron Mobility Transistor (PHEMT). The PHEMT is biased near pinchoff such that only those portions of the clock signal that were combined with the digital "ones" of the NRZ signal cause an output signal on the PHEMT. Portions of the clock signal that were combined with the digital "zeroes" of the NRZ signal are clipped. The resultant signal is an inverted RZ signal.

FIG. 1a is a graphical representation of the NRZ to RZ conversion process.

FIG. 1b is a graphical representation of a summation of a NRZ signal with a non-phase matched clock signal.

FIG. 2 depicts a circuit diagram of a NRZ to RZ conversion apparatus.

FIG. 3 depicts method steps showing the NRZ to RZ conversion process.

FIG. 1a is a graphical representation of the conversion of an incoming NRZ signal into a RZ signal. A received NRZ signal 102 is summed with a phase aligned clock signal 104 to produce a summed signal 106. The summed signal 106 is then clipped according to the V-I diagram 108. The V-I diagram 108 graphically represents the response characteristics of a specified transistor (not shown). The output signal 110 is the result of the nonlinear amplification of the summed signal according to the V-I diagram 108. The output signal 110 is an inverted RZ version of the original NRZ signal 102.

Phase aligning the clock signal 104 to the received NRZ signal 102 is performed to generate a cleaner summed signal 106 and output signal 110. As shown in FIG. 1b, if the clock signal 104 is not accurately phase aligned to the NRZ signal 102, the resultant summed signal will contain peaks of unequal amplitudes 112. This will generate a false RZ signal when passed to the gate of the transistor.

FIG. 2 depicts an embodiment of a schematic circuit diagram 200 of an apparatus for electrically converting a NRZ sign into an inverted RZ signal as represented in FIG. 1a, but without the misalignment of FIG. 1b. The device includes an input signal line 202 for receiving a NRZ signal. The input signal line 202 is connected to a broadband DC blocking capacitor 204. Although the capacitor 204 is shown, a direct connection without the capacitor 204 may be alternatively used.

The clock signal is input into a signal phase shifter 206 which is controlled to phase align the clock signal with a phase of the incoming NRZ signal, such that the peaks of clock signal are centered within the NRZ signal bits. The clock signal is coupled to the line 202 using a coupler 207. In an alternate embodiment, the phase-matched clock signal may be directly combined with the input signal through a power combiner (not shown). A gate voltage source 211 is applied to the gate 212 of a transistor 218 through a resistor 214 that is AC coupled to ground via a broadband bypass capacitor 210. In one embodiment, the resistor 214 is a 50 Ohm resistor, which provides a good 50 Ohm input match. However, the resistance of the resistor 214 value may be altered depending on design requirements.

The NRZ signal is thus effectively added to the combined signal to generate a summed signal on a gate of transistor 218. In one embodiment, the transistor 218 is a Pseudomorphic High Electron Mobility Transistor (PHEMT), since a PHEMT exhibits highly non-linear behavior when biased near the pinchoff voltage. However, any transistor, when appropriately biased which exhibits highly non-linear behavior may be used.

A drain voltage source 223 is applied to the transistor 218 through a resistor 226 that is AC coupled to ground through a broadband bypass capacitor 222. The transistor 218 operates on the combined signal. The resistor 226 has a value selected to provide an appropriate output match for the transistor 218.

The source 228 of the transistor 218 is grounded. An output line 230 of the circuit is connected to the drain of the transistor 218. In one embodiment, the output line 230 has a Broadband DC blocking capacitor 230. The output line is connected to an optical modulator 232 capable of generating an optical signal from the output signal.

In operation, a NRZ signal is summed with a phase-aligned clock signal. The resultant summed signal is applied to the gate of the transistor 218. Portions of the summed signal having a voltage less than a predetermined pinchoff are clipped and portions of the signal having a voltage at or above the predetermined pinchoff level are amplified according to the V-I characteristics of the transistor. The resultant output signal from the transistor is an inverted RZ signal generated from the received NRZ signal and clock signal.

FIG. 3 is a flow diagram showing the method steps used by the circuit of FIG. 2 for converting a NRZ signal to a RZ signal. First in step 302, a NRZ signal is received. In step 304, a clock signal is received. The clock signal is then phase aligned to the NRZ signal in step 306. In the embodiment of FIG. 2, a phase shifter is used to phase align the clock signal. The received NRZ signal and the phase aligned clock signal are then bitwise summed in step 308 to generate a summed signal. The bitwise summation may be performed by any technique known in the art which will provide a summed signal having sufficient signal definition. The summed signal is then clipped at a predetermined level in step 310 such that any portion of the signal with a signal level below the predetermined level is attenuated to zero. Portions of the signal with a signal strength above the predetermined level are amplified according to the V-I characteristics of the device. In the embodiment of FIG. 2, the summed signal is passed through a PHEMT to accomplish the nonlinear amplification of the summed signal. The output signal is an inverted RZ signal of the received NRZ signal. The signal is inverted in step 314 to produce a noninverted RZ signal.

Although the invention has been described above with particularity, this was merely to teach one of ordinary skill in the art how to make and use the invention. Many modifications will fall within the scope of the invention, as that scope is defined by the following claims.

Stickle, Kyle

Patent Priority Assignee Title
10348421, Oct 30 2014 Anritsu Company Device for detecting and indicating power
10365345, Dec 02 2015 Anritsu Company Calibration device for use with measurement instruments
10386444, Oct 16 2015 Anritsu Company System and method of VNA S-parameter measurement with a remote receiver
10469296, Aug 09 2017 Anritsu Company Frequency-scalable NLTL-based mm-wave vector signal de-modulator
10481178, Oct 22 2013 Anritsu Company Method for marking data in time/frequency measurement
10505648, Aug 29 2017 Anritsu Company System and method for RF direction finding using geographic RF channel power measurements
10634757, Oct 13 2015 Anritsu Company Nonlinear transmission line-based harmonic phase standard
10686681, Mar 29 2016 ANRITSU A S Systems and methods for measuring effective customer impact of network problems in real-time using streaming analytics
10725164, Apr 14 2017 Anritsu Company System and method for detecting vehicles and structures including stealth aircraft
10764718, Sep 29 2017 Oracle International Corporation; Anritsu Company System and method for obtaining radio frequency (RF) signal data
10788529, Apr 28 2017 Anritsu Company Method for network extraction based on phase localization
11112447, Jun 11 2018 Anritsu Company Method for differential/common-mode noise figure measurements
11121514, Sep 17 2018 Anritsu Company Flange mount coaxial connector system
11237197, Sep 13 2018 Anritsu Company Method and systems for making improved quasi-linear/nonlinear measurements on integrated antenna arrays and elements
11435394, Jan 28 2016 Anritsu Company Accelerated measurements through adaptive test parameter selection
11558129, Mar 23 2020 Anritsu Company System and method for calibrating vector network analyzer modules
11624764, Jun 19 2019 Anritsu Company Flange mount coaxial connector system
11754606, Jun 26 2019 Anritsu Company System and method for connecting vector network analyzer modules
Patent Priority Assignee Title
4775900, Jun 18 1986 Eastman Kodak Company Apparatus for encoding an NRZ digital signal as a BRZ synchronous FM signal
5248969, Jul 19 1991 Electronics and Telecommunications Research Institute; Korea Telecommunication Authority Phase comparing and CMI/NRZ decoding apparatus
5339185, Jul 29 1991 NEC Corporation Optical timing extraction circuit
5528237, Sep 21 1993 SGS-Thomson Microelectronics, SRL Pipelined decoder for high frequency operation
5625722, Dec 21 1994 THE CHASE MANHATTAN BANK, AS COLLATERAL AGENT Method and apparatus for generating data encoded pulses in return-to-zero format
5689530, Jun 22 1994 Alcatel Network Systems, Inc. Data recovery circuit with large retime margin
5694267, Sep 25 1991 MOBILE STORAGE TECHNOLOGY INC Removable disk drive and protective device
5748123, Jan 19 1996 MAGNACHIP SEMICONDUCTOR LTD Decoding apparatus for Manchester code
5760986, Sep 25 1991 MOBILE STORAGE TECHNOLOGY INC Microminiature hard disk drive
5781076, Jul 02 1996 Fujitsu Limited Digital quadrature amplitude modulators
5835303, Sep 25 1991 MOBILE STORAGE TECHNOLOGY INC Microminiature hard disk drive
5867340, Sep 25 1991 MOBILE STORAGE TECHNOLOGY, INC Microminiature hard disk drive with adaptive runout compensation
6097529, Dec 17 1997 Electronics and Telecommunications Research Institute Apparatus for enhancing extinction ratio in optical NRZ-to-RZ converting system, and optical modulation system therefor
6118564, Dec 19 1996 Fujitsu Limited Optical time division demultiplexing apparatus and demultiplexed signal switching method as well as optical time division multiplex transmission system
6118566, Nov 04 1998 OPTIC153 LLC Optical upconverter apparatuses, methods, and systems
6201621, Feb 18 1997 Alcatel Optical regeneration for optical-fiber transmission systems for non-soliton signals
6204789, Sep 06 1999 Kabushiki Kaisha Toshiba Variable resistor circuit and a digital-to-analog converter
6226090, Jul 30 1997 NEC Corporation Light timing pulses generating method and light timing circuit
6246348, Feb 23 2000 The United States of America as represented by The National Security Agency; National Security Agency Device for converting multiple signal types to NRZ format with automatic self-test
6310747, Sep 25 1991 MOBILE STORAGE TECHNOLOGY INC Method for reducing external signal interference with signals in a computer disk storage system
6466143, Apr 03 2001 XUESHAN TECHNOLOGIES INC Non-return-to-zero DAC using reference sine wave signals
//
Executed onAssignorAssigneeConveyanceFrameReelDoc
Feb 28 2002STICKLE, KYLEAnritsu CompanyASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0126440565 pdf
Mar 01 2002Anritsu Company(assignment on the face of the patent)
Date Maintenance Fee Events
Jun 28 2007M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Jul 18 2011M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Aug 28 2015REM: Maintenance Fee Reminder Mailed.
Jan 20 2016EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Jan 20 20074 years fee payment window open
Jul 20 20076 months grace period start (w surcharge)
Jan 20 2008patent expiry (for year 4)
Jan 20 20102 years to revive unintentionally abandoned end. (for year 4)
Jan 20 20118 years fee payment window open
Jul 20 20116 months grace period start (w surcharge)
Jan 20 2012patent expiry (for year 8)
Jan 20 20142 years to revive unintentionally abandoned end. (for year 8)
Jan 20 201512 years fee payment window open
Jul 20 20156 months grace period start (w surcharge)
Jan 20 2016patent expiry (for year 12)
Jan 20 20182 years to revive unintentionally abandoned end. (for year 12)