Method of forming a magnetic memory device are disclosed. In one embodiment, a first plurality of conductive lines are formed over a semiconductor workpiece. A plurality of magnetic material lines are formed over corresponding ones of the first plurality of conductive lines and a second plurality of conductive lines are formed over the semiconductor workpiece. The second plurality of conductive lines cross over the first conductive lines and the magnetic material lines. These second lines can be used as a mask to while the magnetic material lines are patterned.
|
1. A method of forming a magnetic memory device, the method comprising:
forming a first plurality of conductive lines over a semiconductor workpiece; forming a plurality of magnetic material lines over corresponding ones of the first plurality of conductive lines; forming an insulating layer over the plurality of magnetic material lines; forming a plurality of trenches within the insulating layer, each trench exposing portions of the each of the plurality of magnetic material lines; forming a second plurality of conductive lines within the trenches, the second plurality of conductive lines crossing over the first plurality of conductive lines and the plurality of magnetic material lines; removing remaining portions of the insulating layer to expose portions of the plurality of magnetic material lines that are not underlying the second plurality of conductive lines; removing portions of the plurality of magnetic material lines using the second plurality of conductive lines as a mask; and forming a second insulating material within trenches between the second plurality of conductive lines.
2. The method of
3. The method of
4. The method of
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
forming a magnetic material layer over the workpiece; forming a metallic hard mask over the magnetic material layer; patterning the metallic hard mask; etching portions of the magnetic material layer using the metallic hard mask as a mask; forming a dielectric layer over the workpiece; and performing a chemical-mechanical polish to planarize the dielectric layer, wherein the metallic hard mask serves as an etch stop for the chemical-mechanical polish.
11. The method of
12. The method of
13. The method of
14. The method of
15. The method of
|
This patent claims the benefit of the filing date of provisionally filed patent application Serial No. 60/263,990, filed Jan. 24, 2001, and incorporated herein by reference.
The preferred embodiment of the present invention generally relates to cross-point magnetic memory integrated circuits (ICs). More particularly, the preferred embodiment relates to self-aligned conductive lines for cross-point magnetic memory ICs.
"
The alignment of the various layers of the memory cells become more critical as ground rules decreases. For example, misalignments among the layers can result in line-to-line and/or level-to-level electrical shorts.
As evident from the foregoing discussion, it is desirable to provide a process for forming magnetic memory cells which avoids or reduces misalignments of the various layers used to form the cells.
In a first aspect, the present invention provides a method of forming a magnetic memory device. A first plurality of conductive lines (e.g., bitlines or wordlines)are formed over a semiconductor workpiece. A plurality of magnetic material lines are formed over corresponding ones of the first plurality of conductive lines. A second plurality of conductive lines are formed over the semiconductor workpiece. The second plurality of conductive lines cross over the first conductive lines and the magnetic material lines. These second lines, which can serve as either the bitline or wordline, can be used as a mask to while portions of the magnetic material lines are removed.
In another aspect, the present invention provides another method of forming an integrated circuit device. This method can be combined with the first method described but does not need to be. In this method, a magnetic material layer is formed over a workpiece and a metallic hard mask is formed over the magnetic material layer. The metallic hard mask is patterned and used as a mask to etch portions of the magnetic material layer. A dielectric layer is formed over remaining portions of the magnetic material layer. A chemical-mechanical polish can then be performed to planarize the dielectric layer. The metallic hard mask can serve as an etch stop for the chemical-mechanical polish.
In yet another aspect, the present invention provides another technique that can be combined with either or both of the above-mentioned methods. This method can also be used independently. In this method, an insulating layer is formed over a magnetic material layer. A number of trenches are formed in the insulating layer and filled by a conductive material to form a plurality of conductive lines. Remaining portions of the insulating layer are then removed. Portions of the magnetic material layer can then be removed using the conductive lines as a mask.
In its various aspects, the present invention has a number of advantages over prior art methods. Some of these advantages of certain embodiments include avoiding the short between first conductive lines 140 and second conductive lines 150. The problem that is avoided can be clearly seen in
Aspects of the present also have the advantage that additional process steps that are required to prevent M2 to M3 shorting, such as a dielectric deposition and planarization to form the isolation in between the magnetic stacks 120 can be avoided. As a result, reductions in cost are achieved. Yield can also be increased.
The above features of the present invention will be more clearly understood from consideration of the following descriptions in connection with accompanying drawings in which:
"
In a CU damascene back-end-of-line structures, magnetic metal stacks are embedded to manufacturing the magnetic random access memory (MRAM) devices. The magnetic stack consists of many different layers of metals and a thin layer of dielectric with total thickness of a few tens of nanometers. For the cross-point MRAM structures, the magnetic stack is located at the intersection of the two metal wiring levels, for example metal 2(M2) and metal 3 (M3) that are running in the orthogonal directions embedded in inter level dielectrics (ILD). The magnetic stack is contacted at bottom and top to M2 and M3 wiring levels, respectively.
In various aspects, the present invention provides various techniques to improve the fabrication process for forming a magnetic memory devices. The techniques will be discussed with reference to
Referring now to
In one embodiment, each conductive line 140 comprises copper or copper alloy. Other types of conductive material, such as tungsten and aluminum, can also be used to form the conductive lines. The conductive lines can be formed using conventional damascene or reactive ion etch (RIE) techniques. Such techniques are described in, for example, S. Wolf and R. Tauber, Silicon Processing for the VLSI Era, Lattice Press (2000), and the references used therein, which is/are herein incorporated by reference for all purposes. The conductive lines can include a Ta, TaN, TiN, W liner, which promote the adhesion and prevent the diffusion of the metal to the dielectric where the lines embedded in.
A magnetic layer 221 is deposited over the dielectric 110a and conductive lines 140. The magnetic layer 221, in one embodiment, comprises PtMn, CoFe, Ru, Al2O3, and/or NiFe as examples. Other types of magnetic material, such as Ni, Co, and various ratio of the compounds mentioned above, can also be used. The magnetic layer is deposited by, for example, physical vapor deposition (PVD), evaporation, chemical vapor deposition (CVD) or other suitable techniques.
In accordance with the preferred embodiment of the invention, a hard mask layer 225 is deposited over the magnetic layer 221. In one embodiment, the hard mask layer comprises tantalum, tungsten, or titanium, including their compounds, such as tantalum nitride or titanium nitride. Other types of hard mask materials, such as PECVD silicon oxide, silicon nitride, silicon carbide can also be used.
The hard mask layer 225 is deposited by, for example, physical vapor deposition (PVD) or chemical vapor deposition (CVD), including plasma enhanced CVD (PECVD). The thickness of the hard mask layer 225 is sufficient to serve as a hard mask for etching the magnetic layer 221. In one embodiment, the hard mask layer 221 is about 10-60 nm, e.g., about 20-40-nm.
Referring to
An etch is then performed to remove portions of the hard mask layer 225 unprotected by the resist layer. The etch, for example, comprises a reactive ion etch (RIE). Other techniques, such as a wet etch or ion milling, can also be used to pattern the metallic layer. After the hard mask layer 225 is patterned, the resist layer 370 is removed.
In some applications, an anti-reflective coating (ARC) (not shown) can be formed on the hard mask layer 225 prior to depositing the resist the resist layer 370. The use of ARC is useful to enhance lithographic resolution by reducing reflection of radiation from the exposure source. If an ARC is used, it is removed along with the resist layer 370 after the hard mask layer 225 is patterned.
Referring to
Referring to
The dielectric layer 528 is planarized with, for example, a chemical mechanical polish (CMP), as shown in
In
Typically, the second conductive lines 150 are located in a third metal level (M3). The conductive line 150 can be formed using copper, copper alloy, or other types of conductive material such as W and Al. In one embodiment, the conductive line comprises copper or its alloy. The second conductive lines 150 can be formed from the same or a different material than the first conductive lines 140.
The second conductive lines 150 cross the first conductive lines 140 and are referred to either as bitlines or wordlines. In the preferred embodiment, the second conductive lines 150 run in an orthogonal direction to the first conductive lines. Providing second conductive lines 150 that intersect first conductive lines 140 at angles other than 90°C is also useful.
In one embodiment, the second conductive lines 150 are formed using conventional damascene techniques. This technique will now be described. The process includes, depositing a dielectric layer 712, such as silicon oxide (e.g., SiO2), by CVD, as an example. In an alternative embodiment, the dielectric layer 712 comprises silicon nitride to avoid oxidizing the subsequently formed copper lines. Other types of dielectric material can also be used, depending on the application. Other deposition techniques are also useful.
The dielectric layer 712 is planarized, if necessary, to provide a planar surface. The dielectric layer 712 is then patterned with a resist mask (not shown) to form trenches. After the trenches are formed, the resist mask is removed. A conductive material, such as copper is deposited to fill the trenches. Optionally, a conductive liner (not shown), such as W and Al, can be deposited to line the trench. A CMP is used to remove excess conductive material and to form a planar surface with the dielectric layer 712.
Optionally, a cobalt phosphide (CoP) or cobalt tungsten phosphide (CoWP) layer is deposited over the conductive material 150 by electroless plating deposition. Such a technique is described in, for example, U.S. Pat. No. 5,695,810 issued to Dubin et al., which is herein incorporated by reference for all purposes. The CoP or CoWP layer advantageously reduces erosion when the conductive lines 150 are used as an etch mask during subsequent processing.
Referring to
An alternative approach here is to use Al as metal lines 150 in
Referring to
In one embodiment, the liner layer 952 is deposited by PECVD. Other techniques for depositing the liner layer are also useful. The liner layer prevents oxidation of the copper lines 150 by the subsequently formed silicon oxide ILD layer 110b. Typically, the liner layer 952 is about 2-30 nm, preferably about 5-15 nm. A nitride liner can be avoided if a silicon nitride ILD layer or conductive materials other than copper are used.
While not shown, the process continues to complete processing of the MRAM IC. These additional steps are left out to simplify illustration of the present invention.
While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Patent | Priority | Assignee | Title |
10069067, | Nov 17 2011 | Micron Technology, Inc. | Memory arrays and methods of forming memory cells |
10170698, | Aug 31 2015 | International Business Machines Corporation | Spin torque MRAM fabrication using negative tone lithography and ion beam etching |
10290456, | Oct 19 2011 | Micron Technology, Inc. | Methods of forming and using fuses |
10332934, | Apr 01 2014 | Micron Technology, Inc. | Memory arrays and methods of forming memory arrays |
10388857, | Aug 31 2015 | International Business Machines Corporation | Spin torque MRAM fabrication using negative tone lithography and ion beam etching |
11222762, | Oct 19 2011 | Micron Technology, Inc. | Fuses, and methods of forming and using fuses |
11488863, | Jul 15 2019 | International Business Machines Corporation | Self-aligned contact scheme for pillar-based memory elements |
6787888, | Mar 13 2002 | Micron Technology, Inc. | High permeability composite films to reduce noise in high speed interconnects |
6794735, | Mar 13 2002 | Micron Technology, Inc. | High permeability composite films to reduce noise in high speed interconnects |
6815804, | Mar 13 2002 | Micron Technology, Inc. | High permeability composite films to reduce noise in high speed interconnects |
6833317, | Mar 13 2002 | Micron Technology, Inc. | High permeability composite films to reduce noise in high speed interconnects |
6838354, | Dec 20 2002 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method for forming a passivation layer for air gap formation |
6844256, | Mar 13 2002 | Micron Technology, Inc. | High permeability composite films to reduce noise in high speed interconnects |
6846738, | Mar 13 2002 | Micron Technology, Inc. | High permeability composite films to reduce noise in high speed interconnects |
6884706, | Mar 13 2002 | Micron Technology Inc. | High permeability thin films and patterned thin films to reduce noise in high speed interconnections |
6900116, | Mar 13 2002 | Micron Technology Inc. | High permeability thin films and patterned thin films to reduce noise in high speed interconnections |
6903003, | Mar 13 2002 | Micron Technology, Inc. | High permeability composite films to reduce noise in high speed interconnects |
6903444, | Mar 13 2002 | Micron Technology Inc. | High permeability thin films and patterned thin films to reduce noise in high speed interconnections |
6906402, | Mar 13 2002 | Micron Technology Inc. | High permeability thin films and patterned thin films to reduce noise in high speed interconnections |
6970053, | May 22 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Atomic layer deposition (ALD) high permeability layered magnetic films to reduce noise in high speed interconnection |
7101770, | Jan 30 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Capacitive techniques to reduce noise in high speed interconnections |
7101778, | Jul 30 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Transmission lines for CMOS integrated circuits |
7154354, | May 22 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | High permeability layered magnetic films to reduce noise in high speed interconnection |
7235457, | Mar 13 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | High permeability layered films to reduce noise in high speed interconnects |
7327016, | Mar 13 2002 | Micron Technology, Inc. | High permeability composite films to reduce noise in high speed interconnects |
7391637, | Mar 13 2002 | Micron Technology, Inc. | Semiconductor memory device with high permeability composite films to reduce noise in high speed interconnects |
7405454, | Mar 04 2003 | Round Rock Research, LLC | Electronic apparatus with deposited dielectric layers |
7483286, | Mar 13 2002 | Micron Technology, Inc. | Semiconductor memory device with high permeability lines interposed between adjacent transmission lines |
7554829, | Jul 30 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Transmission lines for CMOS integrated circuits |
7602049, | Jan 30 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Capacitive techniques to reduce noise in high speed interconnections |
7670646, | May 02 2002 | Micron Technology, Inc. | Methods for atomic-layer deposition |
7737536, | Jan 30 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Capacitive techniques to reduce noise in high speed interconnections |
7829979, | Mar 13 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | High permeability layered films to reduce noise in high speed interconnects |
7869242, | Jul 30 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Transmission lines for CMOS integrated circuits |
8233248, | Sep 16 2009 | Western Digital Technologies, INC | Method and system for providing a magnetic recording transducer using a line hard mask |
8501563, | Jul 20 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Devices with nanocrystals and methods of formation |
8546231, | Nov 17 2011 | OVONYX MEMORY TECHNOLOGY, LLC | Memory arrays and methods of forming memory cells |
8607438, | Dec 01 2011 | Western Digital Technologies, INC | Method for fabricating a read sensor for a read transducer |
8765555, | Apr 30 2012 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Phase change memory cells and methods of forming phase change memory cells |
8790524, | Sep 13 2010 | Western Digital Technologies, INC | Method and system for providing a magnetic recording transducer using a line hard mask and a wet-etchable mask |
8871102, | May 25 2011 | Western Digital Technologies, INC | Method and system for fabricating a narrow line structure in a magnetic recording head |
8921914, | Jul 20 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Devices with nanocrystals and methods of formation |
8975148, | Nov 17 2011 | OVONYX MEMORY TECHNOLOGY, LLC | Memory arrays and methods of forming memory cells |
8994489, | Oct 19 2011 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Fuses, and methods of forming and using fuses |
9007719, | Oct 23 2013 | Western Digital Technologies, INC | Systems and methods for using double mask techniques to achieve very small features |
9034564, | Jul 26 2013 | Western Digital Technologies, INC | Reader fabrication method employing developable bottom anti-reflective coating |
9076963, | Apr 30 2012 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Phase change memory cells and methods of forming phase change memory cells |
9118004, | Mar 23 2011 | OVONYX MEMORY TECHNOLOGY, LLC | Memory cells and methods of forming memory cells |
9136467, | Apr 30 2012 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Phase change memory cells and methods of forming phase change memory cells |
9236566, | Mar 23 2011 | Micron Technology, Inc. | Memory cells and methods of forming memory cells |
9252188, | Nov 17 2011 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming memory cells |
9299930, | Nov 17 2011 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory cells, integrated devices, and methods of forming memory cells |
9343506, | Jun 04 2014 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory arrays with polygonal memory cells having specific sidewall orientations |
9362494, | Jun 02 2014 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Array of cross point memory cells and methods of forming an array of cross point memory cells |
9431040, | Sep 16 2009 | Western Digital Technologies, INC | Magnetic recording transducer |
9514905, | Oct 19 2011 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Fuses, and methods of forming and using fuses |
9553262, | Feb 07 2013 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Arrays of memory cells and methods of forming an array of memory cells |
9570677, | Nov 17 2011 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory cells, integrated devices, and methods of forming memory cells |
9673393, | Jun 04 2014 | Micron Technology, Inc. | Methods of forming memory arrays |
9705077, | Aug 31 2015 | International Business Machines Corporation | Spin torque MRAM fabrication using negative tone lithography and ion beam etching |
9773977, | Apr 30 2012 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Phase change memory cells |
9881971, | Apr 01 2014 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory arrays |
9893277, | Nov 17 2011 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory arrays and methods of forming memory cells |
9917253, | Jun 04 2014 | Micron Technology, Inc. | Methods of forming memory arrays |
Patent | Priority | Assignee | Title |
5331728, | Nov 07 1989 | International Business Machines Corporation | Method of fabricating magnetic thin film structures with edge closure layers |
5695810, | Nov 20 1996 | Cornell Research Foundation, Inc.; Sematech, Inc.; Intel Corporation | Use of cobalt tungsten phosphide as a barrier material for copper metallization |
5838608, | Jun 16 1997 | Everspin Technologies, Inc | Multi-layer magnetic random access memory and method for fabricating thereof |
5940319, | Aug 31 1998 | Everspin Technologies, Inc | Magnetic random access memory and fabricating method thereof |
6169686, | Nov 20 1997 | SAMSUNG ELECTRONICS CO , LTD | Solid-state memory with magnetic storage cells |
6259644, | Oct 29 1999 | SAMSUNG ELECTRONICS CO , LTD | Equipotential sense methods for resistive cross point memory cell arrays |
6391216, | Sep 22 1997 | National Research Institute for Metals; Japan Science and Technology Corporation | Method for reactive ion etching and apparatus therefor |
20020096775, | |||
20020097600, | |||
20020098281, | |||
20020132464, | |||
EP918334, | |||
GB2331273, | |||
WO2065475, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 02 2001 | NING, XIAN J | INFINEON TECHNOLOGIES NORTH AMERICA INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012064 | /0436 | |
Aug 02 2001 | NING, XIAN J | Infineon Technologies North America Corp | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE S NAME PREVIOUSLY RECORDED ON REEL 012064, FRAME 0436 ASSIGNOR HEREBY CONFIRMS THE ASSIGNMENT OF THE ENTIRE INTEREST | 013772 | /0332 | |
Aug 03 2001 | Infineon Technologies AG | (assignment on the face of the patent) | / | |||
Feb 21 2003 | Infineon Technologies North America Corp | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014116 | /0524 | |
Apr 25 2006 | Infineon Technologies AG | Qimonda AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023768 | /0001 | |
Oct 09 2014 | Qimonda AG | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035623 | /0001 | |
Jul 08 2015 | Infineon Technologies AG | Polaris Innovations Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036808 | /0284 |
Date | Maintenance Fee Events |
May 10 2004 | ASPN: Payor Number Assigned. |
Jun 18 2004 | ASPN: Payor Number Assigned. |
Jun 18 2004 | RMPN: Payer Number De-assigned. |
Aug 09 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 11 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 03 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 17 2007 | 4 years fee payment window open |
Aug 17 2007 | 6 months grace period start (w surcharge) |
Feb 17 2008 | patent expiry (for year 4) |
Feb 17 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 17 2011 | 8 years fee payment window open |
Aug 17 2011 | 6 months grace period start (w surcharge) |
Feb 17 2012 | patent expiry (for year 8) |
Feb 17 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 17 2015 | 12 years fee payment window open |
Aug 17 2015 | 6 months grace period start (w surcharge) |
Feb 17 2016 | patent expiry (for year 12) |
Feb 17 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |