A method for fabricating a high voltage power MOSFET having a voltage sustaining region that includes doped columns formed by rapid diffusion. A high voltage semiconductor device having a substrate of a first or second conductivity type, an epitaxial layer of the first conductivity on the substrate, and a voltage sustaining region formed in the epitaxial layer, the voltage sustaining region including a column having a second conductivity type formed along at least outer sidewalls of a filled trench, the column including at least one first diffused region and a second diffused region, the first diffused region being connected by the second region and the second region having a junction depth measured from the trench sidewall that is less than the junction depth of the first region and a third region of a second conductivity type that extends from the surface of the epitaxial layer to intersect at least one of the first and second regions of second conductivity type.
|
4. A high voltage semiconductor device having a substrate of a first or second conductivity type, an epitaxial layer of said first conductivity on the substrate, and a voltage sustaining region formed in said epitaxial layer, said voltage sustaining region comprising:
a column having a second conductivity type formed along at least outer sidewalls of a filled trench, said column including at least one first diffused region and a second diffused region, said at least one first diffused region being connected by said second region and said second region having a junction depth measured from the trench sidewall that is less than the junction depth of said at least one first region; and a third region of a second conductivity type that extends from the surface of the epitaxial layer to intersect at least one of the first and second regions of said second conductivity type.
1. A high voltage semiconductor device made in accordance with a method comprising the steps of:
A. providing a substrate of a first or second conductivity type; B. forming a voltage sustaining region on said substrate by: 1. depositing an epitaxial layer on the substrate, said epitaxial layer having a first conductivity type; 2. forming at least one trench in said epitaxial layer; 3. depositing a barrier material along the walls of said trench; 4. implanting a dopant of a second conductivity type through the barrier material into a portion of the epitaxial layer adjacent to and beneath the bottom of said trench; 5. diffusing said dopant to form a first doped layer in said epitaxial layer; 6. removing the barrier material from at least the bottom of the trench; 7. etching the trench through the first doped layer to a greater depth and repeating steps (B.3)-(B.5) to form a second doped layer vertically below said first doped layer; 8. removing the barrier material from surfaces of the trench, 9. depositing a diffusion facilitating material along the walls of the trench, said implanted dopant having a higher diffusion coefficient in the deposited material than in the epitaxial layer of the voltage sustaining layer; 10. diffusing said dopant into the diffusion facilitating material so that said dopant diffuses into sidewalls of the trench between said first and second doped layers; 11. depositing a filler material in said trench to substantially fill said trench; and C. forming above but in contact with said voltage sustaining region at least one region of said second conductivity type.
3. A high voltage semiconductor device made in accordance with a method comprising the steps of:
A. providing a substrate of a first or second conductivity type; B. forming a voltage sustaining region on said substrate by: 1. depositing an epitaxial layer on the substrate, said epitaxial layer having a first conductivity type; 2. forming at least one trench in said epitaxial layer; 3. depositing a barrier material along the walls of said trench; 4. implanting a dopant of a second conductivity type through the barrier material into a portion of the epitaxial layer adjacent to and beneath the bottom of said trench; 5. diffusing said dopant to form a first doped layer in said epitaxial layer; 6. removing the barrier material from at least the bottom of the trench; 7. etching the trench through the first doped layer to a greater depth and repeating steps (B.3)-(B.5) to form a second doped layer vertically below said first doped layer; 8. removing the barrier material from surfaces of the trench, 9. depositing a diffusion facilitating material along the walls of the trench, said implanted dopant having a higher diffusion coefficient in the deposited material than in the epitaxial layer of the voltage sustaining layer; 10. diffusing said dopant into the diffusion facilitating material so that said dopant diffuses into sidewalls of the trench between said first and second doped layers; 11. depositing a filler material in said trench to substantially fill said trench; and C. forming above but in contact with said voltage sustaining region at least one region of said second conductivity type, wherein step (C) further includes the steps of: forming a gate conductor above a gate dielectric region; forming at least one body region in the epitaxial layer to define a drift region therebetween, said body region having a second conductivity type; and forming at least one source region of the first conductivity type in the at least one body region, wherein said body region is formed by implanting and diffusing a dopant into the substrate. 2. A high voltage semiconductor device made in accordance with a method comprising the steps of:
A. providing a substrate of a first or second conductivity type; B. forming a voltage sustaining region on said substrate by: 1. depositing an epitaxial layer on the substrate, said epitaxial layer having a first conductivity type; 2. forming at least one trench in said epitaxial layer; 3. depositing a barrier material along the walls of said trench; 4. implanting a dopant of a second conductivity type through the barrier material into a portion of the epitaxial layer adjacent to and beneath the bottom of said trench; 5. diffusing said dopant to form a first doped layer in said epitaxial layer; 6. removing the barrier material from at least the bottom of the trench; 7. etching the trench through the first doped layer to a greater depth and repeating steps (B.3)-(B.5) to form a second doped layer vertically below said first doped layer; 8. removing the barrier material from surfaces of the trench, 9. depositing a diffusion facilitating material along the walls of the trench, said implanted dopant having a higher diffusion coefficient in the deposited material than in the epitaxial layer of the voltage sustaining layer; 10. diffusing said dopant into the diffusion facilitating material so that said dopant diffuses into sidewalls of the trench between said first and second doped layers; 11. depositing a filler material in said trench to substantially fill said trench; and C. forming above but in contact with said voltage sustaining region at least one region of said second conductivity type, wherein said epitaxial layer has a given thickness and further comprising the steps of: D. etching the trench by an additional amount substantially equal to 1/(x+1) of said given thickness, where x is equal to or greater than two and corresponds to a prescribed number of doped layers to be formed in the voltage sustaining region; E. repeating steps (B.3)-(B.6) to form another doped layer vertically below said second doped layer; and F. repeating steps D-E until the prescribed number of doped layers have been formed; and G. etching the trench through the xth layer of said doped layers.
5. The semiconductor device of
|
This application is a division of co-pending U.S. patent application Ser. No. 10/039,068 filed on Dec. 31, 2001 now U.S. Pat. No. 6,566,201, by the same inventor, and with the same title.
The present invention relates generally to semiconductor devices, and more by, particularly to power MOSFET devices.
Power MOSFET devices are employed in applications such as automobile electrical systems, power supplies, and power management applications. Such devices should sustain high voltage in the off-state while having a low voltage drop and high current flow in the on-state.
The on-resistance of the conventional MOSFET shown in
The improved operating characteristics of the device shown in
The structure shown in
Accordingly, it would be desirable to provide a method of fabricating the MOSFET structure shown in
The present invention provides a high voltage semiconductor device and a method of forming same. The method proceeds by:
A. providing a substrate of a first or second conductivity type;
B. forming a voltage sustaining region on the substrate by:
1. depositing an epitaxial layer on the substrate, the epitaxial layer having a first conductivity type;
2. forming at least one trench in the epitaxial layer;
3. depositing a barrier material along the walls of the trench;
4. implanting a dopant of a second conductivity type through the barrier material into a portion of the epitaxial layer adjacent to and beneath the bottom of the trench;
5. diffusing the dopant to form a first doped layer in the epitaxial layer;
6. removing the barrier material from at least the bottom of the trench;
7. etching the trench through the first doped layer to a greater depth and repeating steps (B.3)-(B.5) to form a second doped layer vertically below the first doped layer;
8. removing the barrier material from surfaces of the trench.
9. depositing a diffusion facilitating material along the walls of the trench, the implanted dopant having a higher diffusion coefficient in the deposited material than in the epitaxial layer of the voltage sustaining layer;
10. diffusing the dopant into the diffusion facilitating material so that the dopant diffuses into sidewalls of the trench between the first and second doped layers;
11. depositing a filler material in the trench to substantially fill the trench; and
C. forming above but in contact with the voltage sustaining region at least one region of the second conductivity type.
In accordance with one aspect of the invention the method also includes the steps of: forming a gate conductor above a gate dielectric region; forming at least one body region in the epitaxial layer to define a drift region therebetween, the body region having a second conductivity type; and forming at least one source region of the first conductivity type in the at least one body region.
In accordance with another aspect of the invention, the barrier material is an oxide material.
In accordance with another aspect of the invention the oxide material is silicon dioxide.
In accordance with another aspect of the invention, the material filling the trench is a dielectric material such as silicon dioxide, silicon nitride or high resistivity polycrystalline silicon.
FIGS. 5(a)-5(g) show a sequence of exemplary process steps that may be employed to fabricate the voltage sustaining region constructed in accordance with the present invention.
In accordance with the present invention, a method of forming p-type columns in the voltage sustaining layer of a semiconductor power device may be generally described as follows. First, one or more trenches are etched in the epitaxial layer that is to form the voltage sustaining region of the device. Each trench is centered where a column is to be located. A first doped region is formed by implanting p-type dopant material into the bottom of the trench. The implanted material is diffused into the portion of the voltage sustaining region located immediately adjacent to and below the trench bottom. The trenches are subsequently etched to a greater depth so that a second doped region can be formed by again implanting and diffusing a p-type dopant material. The aforementioned process is repeated until the desired number of doped regions have been formed. The trench is subsequently lined with a material that facilitates the rapid diffusion of the implanted dopant material. A subsequent diffusion step is performed so that the dopant diffuses along the sidewalls of the trench, interconnecting the various doped regions, thus forming a p-type column. Finally, the trenches are filled with a material that does not adversely affect the electrical characteristics of the device. Exemplary materials that may be used for the material filling the trenches include highly resistive polysilicon, a dielectric such as silicon dioxide, or other materials and combinations of materials.
The power semiconductor device shown in
First, the N-type doped epitaxial layer 501 is conventionally grown on an N+ doped substrate 502. Epitaxial layer 501 is typically 10-50 microns in thickness for a 400-800 V device with a resistivity of 5-40 ohm-cm. Next, a dielectric masking layer is formed by covering the surface of epitaxial layer 501 with a dielectric layer, which is then conventionally exposed and patterned to leave a mask portion that defines the location of the trench 520. The trench 520 is dry etched through the mask openings by reactive ion etching to an initial depth that may range from 5-15 microns. In particular, if "x" is the number of equally spaced horizontal rows of floating islands that are initially desired, the trench 520 should be initially etched to a depth of approximately 1/(x+1) of the thickness of epitaxial layer 502 that is to be between the bottom of the body region and the top of the N+ doped substrate. The sidewalls of each trench may be smoothed, if needed. First, a dry chemical etch may be used to remove a thin layer of oxide (typically about 500-1000 A) from the trench sidewalls to eliminate damage caused by the reactive ion etching process. Next, a sacrificial silicon dioxide layer is grown over the trench 520. The sacrificial layer is removed either by a buffer oxide etch or an HF etch so that the resulting trench sidewalls are as smooth as possible.
In FIG. 5(b), a layer of silicon dioxide 524 is grown in trench 520. The thickness of the silicon dioxide layer 524 should be sufficient to prevent implanted atoms from penetrating the silicon adjacent to and below the sidewalls of the trench 520, while allowing the implanted atoms to penetrate the oxide layer 524 at the bottom of the trench 520 so that they can be deposited into the silicon adjacent and beneath the trench bottom. Next, a dopant 528 such as boron is implanted through the oxide layer at the bottom of the trench 520. The total dose of dopant and the implant energy should be chosen such that the amount of dopant left in the epitaxial layer 501 after the subsequent diffusion and etching steps are performed at each horizontal level satisfies the breakdown requirements of the resulting device. Next, in FIG. 5(c), a high temperature diffusion step is performed to "drive-in" the implanted dopant 528 both vertically and laterally.
In FIG. 5(d), oxide layer 524 is removed from the bottom of the trench 520. The oxide layer 524 may or may not be removed from the sidewalls of the trench 520. The depth of the trench 520 is then increased by an amount approximately equal to 1/(x+1) of the thickness of epitaxial layer 501 that is located between the bottom of the body region and the N+-doped substrate. In FIG. 5(e)(i), a second doped region 530 is fabricated by repeating the steps of growing an oxide layer on the trench walls, implanting and diffusing dopant through the bottom of the trench, and removing the oxide layer from the bottom of the trench. This process can be repeated as many times as necessary to form "x" horizontally arranged doped regions, where "x" is selected to provide the desired breakdown voltage. For example, in FIG. 5(e)(i), four such doped regions 528, 530, 532, and 534 are shown. As shown in FIG. 5(e)(i), once the last doped region is formed, the trench depth is increased by an amount sufficient to etch through the last doped region. In some embodiments of the invention, such as shown in FIG. 5(e)(ii), the last doped region 536 is not etched through.
In FIG. 5(f)(i), the oxide layer 524 is removed from the surfaces of the trench 520 and it is lined with a material 540 in which dopant diffuses more rapidly than in the material forming epitaxial layer 501. The p-type dopant diffuses from the p-doped regions 528, 530, 532, and 534 into layer 540 in a subsequent diffusion step. During this diffusion step, this dopant also diffuses in material 540 at a relatively rapid rate along the sidewalls of the trench 520. In this way doped regions 528, 530, 532, and 534 are interconnected by the dopant along the sidewalls of the trench 520. Accordingly, a continuously connected column of charge is advantageously formed without the need for multiple epitaxial deposition steps. Following the rapid diffusion step, the material 540 facilitating the rapid diffusion may be removed (by etching, for instance), converted to another species (by oxidation, for instance), or left in the trench (if the material is a dielectric, for instance). FIG. 5(f)(ii) shows an embodiment of the invention in which the deposition and rapid diffusion steps are performed on the structure depicted in FIG. 5(e)(ii), and in which doped region 536 is present.
In some embodiments of the invention the material 540 facilitating rapid diffusion may be polycrystalline silicon, which is particularly advantageous when used in connection with commonly used dopants such as boron and phosphorus. Polycrystalline silicon is also advantageous because it may be etched from the sidewalls of the trench 520 or converted to silicon dioxide using a thermal oxidation technique. Alternatively, if gallium is employed as the dopant forming the doped regions 528, 530, 532, and 534, the material 540 may be silicon dioxide because gallium diffuses much more rapidly in silicon dioxide than in silicon.
After the rapid diffusion step and any subsequent processing steps, the trench 520 is filled with a material 550 that does not adversely affect the characteristics of the device. Exemplary materials include, but are not limited to, thermally grown silicon dioxide, a deposited dielectric such as silicon dioxide, silicon nitride, high resistivity polysilicon, or a combination of thermally grown and deposited layers of these or other materials. Finally, the surface of the structure is planarized as shown in FIG. 5(g).
The aforementioned sequence of processing steps resulting in the structure depicted in FIG. 5(g) provides a voltage sustaining layer on which any of a number of different power semiconductor devices can be fabricated. As previously mentioned, such power semiconductor devices include vertical DMOS, V-groove DMOS, and trench DMOS MOSFETs, IGBTs and other MOS-gated devices. For instance,
Once the voltage sustaining region with the p-type column or columns have been formed as shown in
Next, a photoresist masking process is used to form a patterned masking layer that defines source regions 407. Source regions 407 are then formed by an implantation step that is self-aligned to the gate and a diffusion process. For example, the source regions may be implanted with arsenic at 20 to 100 KeV to a concentration that is typically in the range of 2×1015 to 1.2×1016/cm2. After implantation, the arsenic is diffused to a depth of approximately 0.5 to 2.0 microns. The depth of the body region typically ranges from about 1-3 microns, with the P+ doped deep body region (if present) being slightly deeper. Finally, the masking layer is removed in a conventional manner. The DMOS transistor is completed in a conventional manner by depositing and reflowing a BPSG layer and etching this layer and the underlying oxide layer to form contact openings on the front surface. A metallization layer is also deposited and masked to define the source-body and gate electrodes. Also, a pad mask is used to define pad contacts. Finally, a drain contact layer is formed on the bottom surface of the substrate.
It should be noted that while a specific process sequence for fabricating the power MOSFET is disclosed, other process sequences may be used while remaining within the scope of this invention. For instance, the deep p+ doped body region may be formed before the gate region is defined. It is also possible to form the deep p+ doped body region prior to forming the trenches. In some DMOS structures, the P+ doped deep body region may be shallower than the P-doped body region, or in some cases, there may not even be a P+ doped body region.
Although various embodiments are specifically illustrated and described herein, it will be appreciated that modifications and variations of the present invention are covered by the above teachings and are within the purview of the appended claims without departing from the spirit and intended scope of the invention. For example, a power semiconductor device in accordance with the present invention may be provided in which the conductivities of the various semiconductor regions are reversed from those described herein. Moreover, while a vertical DMOS transistor has been used to illustrate exemplary steps required to fabricate a device in accordance with the present invention, other DMOS FETs and other power semiconductor devices such as diodes, bipolar transistors, power JFETs, IGBTs, MCTs, and other MOS-gated power devices may also be fabricated following these teachings.
Patent | Priority | Assignee | Title |
7015104, | May 29 2003 | Third Dimension Semiconductor, Inc.; THIRD DIMENSION SEMICONDUCTOR, INC | Technique for forming the deep doped columns in superjunction |
7019360, | Dec 31 2001 | General Semiconductor, Inc. | High voltage power mosfet having a voltage sustaining region that includes doped columns formed by trench etching using an etchant gas that is also a doping source |
7029644, | Oct 07 2002 | Kyocera Corporation | Method for producing a polycrystalline silicon, polycrystalline silicon and solar cell |
7084455, | Mar 21 2002 | General Semiconductor, Inc. | Power semiconductor device having a voltage sustaining region that includes terraced trench with continuous doped columns formed in an epitaxial layer |
7446018, | Aug 22 2005 | Icemos Technology Ltd | Bonded-wafer superjunction semiconductor device |
7504305, | May 29 2003 | Third Dimension (3D) Semiconductor, Inc. | Technique for forming the deep doped regions in superjunction devices |
7579667, | Aug 22 2005 | Icemos Technology Ltd | Bonded-wafer superjunction semiconductor device |
7586148, | Mar 21 2002 | General Semiconductor, Inc. | Power semiconductor device having a voltage sustaining region that includes doped columns formed by terraced trenches |
7723172, | Apr 23 2007 | Icemos Technology Ltd | Methods for manufacturing a trench type semiconductor device having a thermally sensitive refill material |
7846821, | Feb 13 2008 | Icemos Technology Ltd | Multi-angle rotation for ion implantation of trenches in superjunction devices |
8012806, | Sep 28 2007 | Icemos Technology Ltd | Multi-directional trenching of a die in manufacturing superjunction devices |
8030133, | Mar 28 2008 | Icemos Technology Ltd. | Method of fabricating a bonded wafer substrate for use in MEMS structures |
8114751, | Feb 13 2008 | Icemos Technology Ltd. | Multi-angle rotation for ion implantation of trenches in superjunction devices |
8253243, | Mar 28 2008 | Icemos Technology Ltd. | Bonded wafer substrate utilizing roughened surfaces for use in MEMS structures |
8263450, | Oct 25 2005 | Infineon Technologies AG | Power semiconductor component with charge compensation structure and method for the fabrication thereof |
8580651, | Apr 23 2007 | Icemos Technology Ltd | Methods for manufacturing a trench type semiconductor device having a thermally sensitive refill material |
8946814, | Apr 05 2012 | Icemos Technology Ltd | Superjunction devices having narrow surface layout of terminal structures, buried contact regions and trench gates |
9543380, | Sep 28 2007 | Icemos Technology Ltd | Multi-directional trenching of a die in manufacturing superjunction devices |
Patent | Priority | Assignee | Title |
4140558, | Mar 02 1978 | Bell Telephone Laboratories, Incorporated | Isolation of integrated circuits utilizing selective etching and diffusion |
4419150, | Dec 29 1980 | Conexant Systems, Inc | Method of forming lateral bipolar transistors |
4569701, | Apr 05 1984 | AT&T Bell Laboratories | Technique for doping from a polysilicon transfer layer |
4711017, | Mar 03 1986 | Northrop Grumman Corporation | Formation of buried diffusion devices |
4893160, | Nov 13 1987 | Siliconix Incorporated; SILICONIX INCORPORATED, A CORP OF CA | Method for increasing the performance of trenched devices and the resulting structure |
5108783, | Dec 23 1988 | Sharp Kabushiki Kaisha | Process for producing semiconductor devices |
5216275, | Mar 19 1991 | THIRD DIMENSION SEMICONDUCTOR, INC | Semiconductor power devices with alternating conductivity type high-voltage breakdown regions |
5981332, | Sep 30 1997 | GLOBALFOUNDRIES Inc | Reduced parasitic leakage in semiconductor devices |
6566201, | Dec 31 2001 | General Semiconductor, Inc. | Method for fabricating a high voltage power MOSFET having a voltage sustaining region that includes doped columns formed by rapid diffusion |
20010026977, | |||
20010036704, | |||
20010053568, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 24 2003 | General Semiconductor, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 29 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 07 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 30 2015 | REM: Maintenance Fee Reminder Mailed. |
Mar 23 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Mar 23 2007 | 4 years fee payment window open |
Sep 23 2007 | 6 months grace period start (w surcharge) |
Mar 23 2008 | patent expiry (for year 4) |
Mar 23 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 23 2011 | 8 years fee payment window open |
Sep 23 2011 | 6 months grace period start (w surcharge) |
Mar 23 2012 | patent expiry (for year 8) |
Mar 23 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 23 2015 | 12 years fee payment window open |
Sep 23 2015 | 6 months grace period start (w surcharge) |
Mar 23 2016 | patent expiry (for year 12) |
Mar 23 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |