A current reference for providing a stable current output across a range of temperatures and input power supply voltages by summing signals from a first and second current generation subcircuits which generate temperature dependent signals having in inverse relationship. The first current generation subcircuit includes two NMOS transistors and a resistor and has a negative thermal coefficient. The second current generation subcircuit includes two bipolar transistors and a resistor and has a positive thermal coefficient.
|
31. A reference circuit comprising:
a first subcircuit for producing a first control voltage at a first output, the first control voltage being dependant on a temperature of the first subcircuit, comprising: a first current mirror having one leg coupled to a first field effect transistor and another leg coupled to the first output, a second field effect transistor, and a first resistive load; a second subcircuit for producing a second control voltage at a second output, the second control voltage being dependant on a temperature of the second subcircuit, comprising: a second current mirror having one leg coupled to a first bipolar transistor and another leg coupled to the second output, a second bipolar transistor, and a second resistive load; and a summing circuit for producing a summed power signal and having a first control terminal for accepting the first control voltage and a second control terminal for accepting the second control voltage.
32. A memory device comprising:
a memory array; a control circuit; an input/output circuit; and a reference circuit for supplying power to the memory array, the control circuit, and the input/output circuit, said reference circuit further comprising, a first subcircuit for producing a first control voltage at a first output, the first control voltage being dependant on a temperature of the first subcircuit, comprising: a first current mirror having one leg coupled to a first field effect transistor and another leg coupled to the first output, a second field effect transistor, and a first resistive load; a second subcircuit for producing a second control voltage at a second output, the second control voltage being dependant on a temperature of the second subcircuit, comprising: a second current mirror having one leg coupled to a first bipolar transistor and another leg coupled to the second output, a second bipolar transistor, and a second resistive load; and a summing circuit for producing a summed power signal and having a first control terminal for accepting the first control voltage and a second control terminal for accepting the second control voltage. 25. A method for supplying a reference current, comprising:
mirroring a same first current through a first field effect transistor and a second field effect transistor while supplying a first control voltage to a summing circuit, said first control voltage being a function of a first threshold voltage of the first field effect transistor, a second threshold voltage of the second field effect transistor, and a first resistance of a first resistive element coupled to one of said field effect transistors which is a function of a temperature; mirroring a same second current through a first bipolar transistor and a second bipolar transistor while supplying a second control voltage to the summing circuit, said second control voltage being a function of a first base-to-emitter voltage of the first bipolar transistor, a second base-to-emitter voltage of the second bipolar transistor, and a second resistance of a second resistive element coupled to one of said bipolar transistors which is a function of temperature; at a summing circuit, generating a reference current by combining a first signal and a second signal, said first signal having a gain controlled by the first control voltage on a gate of a first control transistor, and said second signal having a gain controlled by the second control voltage on a gate of a second control signal.
1. A reference circuit comprising:
a first subcircuit, comprising: a first current mirror having a first input node and a first output node, said first input node coupled to an input power source; a first field effect transistor, coupled a first leg of the first current mirror: and a second field effect transistor, coupled a second leg of the first current mirror and to a first resistive element; wherein said first subcircuit produces a first output voltage at the first output node, said first output voltage being a function of a first threshold voltage of the first field effect transistor, a second threshold voltage of the second field effect transistor, and a first resistance of the first resistive element which is a function of a first temperature of the first subcircuit; a second subcircuit, comprising: a second current mirror having a second input node and a second output node, said second input node coupled to the input power source; a first bipolar transistor, a first leg of the second current mirror; and a second bipolar transistor, coupled to a second leg of the second current mirror and to a second resistive element: wherein said second subcircuit produces a second output voltage at the second output node, said second output voltage being a function of a first base-to-emitter voltage of the first bipolar transistor, a second base-to-emitter voltage of the second bipolar transistor, and a second resistance of the second resistive element which is a function of a second temperature of the second subcircuit; a summing circuit including a first control terminal coupled to said first output node and a second control terminal coupled to said second output node, for producing a summed power signal; and an output circuit for outputting said summed power signal.
9. A memory device comprising:
a memory array; a control circuit; an input/output circuit; and a reference circuit for supplying power to the memory array, the control circuit, and the input/output circuit, said reference circuit further comprising, a first subcircuit, comprising: a first current mirror having a first input node and a first output node, said first input node coupled to an input power source; a first field effect transistor, coupled a first leg of the first current mirror; and a second field effect transistor, coupled to a second leg of the first current mirror and to a first resistive element: wherein said first subcircuit produces a first output voltage at the first output node, said first output voltage being a function of a first threshold voltage of the first field effect transistor, a second threshold voltage of the second field effect transistor, and a first resistance of the first resistive element which is a function of a first temperature of the first subcircuit; a second subcircuit, comprising: a second current mirror having a second input node and a second output a first bipolar transistor, coupled to a first leg of the second current mirror; and a second bipolar transistor, coupled to a second leg of the second current mirror and to a second resistive element; wherein said second subcircuit produces a second output voltage at the a second output node, said second output voltage being a function of a first base-to-emitter voltage of the a first bipolar transistor, a second base-to-emitter voltage of the second bipolar transistor, and a second resistance of the second resistive element which is a function of a second temperature of the second subcircuit; a summing circuit including a first control terminal coupled to said first node and a second control terminal coupled to said second node, for producing a summed power signal; and an output circuit for outputting said summed power signal. 17. A processor based system comprising:
a bus; a processor, coupled to said bus; an input/output device, coupled to said bus; a memory, coupled to said bus; wherein said memory include a reference circuit, said reference circuit further comprising, a first subcircuit, comprising: a first current mirror having a first input node and a first output node, said first input node coupled to an input power source; a first field effect transistor, coupled a first leg of the first current mirror; and a second field effect transistor, coupled a second leg of the first current mirror and to a first resistive element; wherein said first subcircuit produces a first output voltage at the first output node, said first output voltage being a function of a first threshold voltage of the first field effect transistor, a second threshold voltage of the second field effect transistor, and a first resistance of the first resistive element which is a function of a first temperature of the first subcircuit; a second subcircuit, comprising: a second current mirror having a second input node and a second output node, said second input node coupled to the input power source; a first bipolar transistor, coupled a first leg of the second current mirror; and a second bipolar transistor, coupled a second leg of the second current mirror and to a second resistive element; wherein said second subcircuit produces a second output voltage at the second output node, said second output voltage being a function of a first base-to-emitter voltage of the first bipolar transistor, a second base-to-emitter voltage of the second bipolar transistor, and a second resistance of the second resistive element which is a function of a second temperature of the second subcircuit; a summing circuit including a first control terminal coupled to said first node and a second control terminal coupled to said second node, for producing a summed power signal; and an output circuit for outputting said summed power signal. 2. The reference circuit of
a coupling between a gate of said first field effect transistor, a gate of said second field effect transistor, and a drain of said first field effect transistor; a coupling between a source of said first field effect transistor and a ground potential; and a coupling from a source of said second field effect transistor through the first resistive element to a ground potential.
3. The reference circuit of
a first transistor having a source coupled to the input power source and a drain coupled to the drain of said first field effect transistor; and a second transistor having a source coupled to the input power source and a drain coupled to the drain of said second field effect transistor.
4. The reference circuit of
5. The reference circuit of
a coupling between a gate of first bipolar transistor, a gate of said second bipolar transistor, and a base of said first bipolar transistor; a coupling between an emitter of said first bipolar transistor and a ground potential; and a coupling from an emitter of said second bipolar transistor through the second resistive element to a ground potential.
6. The reference circuit of
7. The reference circuit of
8. The reference circuit of
10. The memory device of
coupling between a gate of said first field effect transistor, a gate of said second field effect transistor, and a drain of said first field effect transistor; coupling between a source of said first field effect transistor and a ground potential; and a coupling from a source of said second field effect transistor through the first resistive element to a ground potential.
11. The memory device of
a first transistor having a source coupled to the input power source and a drain coupled to the drain of said first field effect transistor; and a second transistor having a source coupled to the input power source and a drain coupled to the drain of said second field effect transistor.
13. The memory device of
a coupling between a gate of first bipolar transistor, a gate of said second bipolar transistor, and a base of said first bipolar transistor; a coupling between an emitter of said first bipolar transistor and a ground potential; and a coupling from an emitter of said second bipolar transistor through the second resistive element to a ground potential.
14. The memory device of
15. The memory device of
16. The memory device of
18. The processor based system of
a coupling between a gate of said first field effect transistor, a gate of said second field effect transistor, and a drain of said first field effect transistor; a coupling between a source of said first field effect transistor and a ground potential; and a coupling from a source of said second field effect transistor through the first resistive element to a ground potential.
19. The processor based system of
a first transistor having a source coupled to the input power source and a drain coupled to the drain of said first field effect transistor; and a second transistor having a source coupled to the input power source and a drain coupled to the drain of said second field effect transistor.
20. The processor based system of
21. The processor based system of
a coupling between a gate of first bipolar transistor, a gate of said second bipolar transistor, and a base of said first bipolar transistor; a coupling between an emitter of said first bipolar transistor and a ground potential; and a coupling from an emitter of said second bipolar transistor through the second resistive element to a ground potential.
22. The processor based system of
23. The processor based system of
24. The processor based system of
26. The method of
27. The method of
28. The method of
29. The method of
33. The reference circuit of
a fourth transistor having a source coupled to the input power source and a drain coupled to the second bipolar transistor.
34. The reference circuit of
a fourth transistor having a source coupled to the input power source and a drain coupled to the second bipolar transistor.
|
The present invention relates in general to reference current generation circuits for semiconductor devices, and more particularly to a reference current generation circuit for outputting a nearly constant current across a range of temperatures and input voltages.
Technological improvements in semiconductor processing have led to a substantial increase in the number of transistors fabricated on a single integrated circuit. Along with an increase in the number of transistors also comes an increase in the amount of power dissipated by the integrated circuit. In an effort to reduce power dissipation and consumption, engineers have reduced the voltage level of the power supplies in such integrated circuits, from the traditional 5 volts to about 3.3 volts. This trend is expected to continue. Some current integrated circuits, for example microprocessors, operate at least a portion of their circuitry voltages below 3.3 volts. It is expected that more and more integrated circuits will be operated at power supply voltages below 3.3 volts.
Many integrated circuits are increasingly using mixed signal circuits (e.g. digital and analog) to perform various functions, such as voltage or current controlled oscillators. In addition, other circuits such as D/A (digital-to-analog) converters and multipliers may be employed in integrated circuits. Non-volatile memories, such as flash memories, include a digital portion for reading and accessing data and an analog portion for erasing. These designs generally require a reference current which is relatively stable across a range of operating temperatures and power supply voltages. With the increasing use of low-level power supply voltages, it is even more difficult to provide a needed stable current reference.
Accordingly, there is a need for a current reference which provides stable current over a range of operating temperatures and power supply voltages for use in integrated circuits.
The present invention provides for a current reference which provides a stable output current over a range of operating temperatures and power supply voltages for use in an integrated circuit. The current reference is comprised of a first current generation subcircuit having a negative thermal coefficient, a second current generation subcircuit having a positive thermal coefficient, a summing circuit controlled by the first and second current generation subcircuits, and an output circuit.
Now referring to the drawings, where like reference numerals designate like elements,
The first current generation subcircuit 110 is a ΔVt circuit (where ΔVt represents the difference in threshold voltage of two FET transistors) and comprises two PMOS transistors 111-112 arranged in a current mirror configuration to deliver indentical currents 11, 12 to two NMOS transistors 115-116 having different threshold voltages. The two PMOS transistors 111-112 have their gates coupled together at node 113, and the drain of PMOS transistor 112 is coupled to the gates of PMOS transistors 111-112 via a coupling between node 113 and node 114. The current mirror formed by this arrangement ensures that current I1, the current flowing from the drain of PMOS transistor 111 to NMOS transistor 115, is identical to current I2, the current flowing from the drain of PMOS transistor 112 and NMOS transistor 116.
The gates of the NMOS transistors 115-116 are coupled together at node 117. Node 117 is also coupled to the drain of PMOS transistor 111 and the drain of NMOS transistor 115 at node 118. The source of NMOS transistor 115 is coupled to ground potential at node 120, while the source of NMOS transistor 116 is coupled to ground at node 121 through register 119.
As described above, the two NMOS transistors are to have different threshold voltages. In one embodiment, NMOS transistor 116 has a higher threshold voltage than NMOS transistor 115. The difference in threshold voltage between NMOS transistors 115-116 can be obtained using any suitable fabrication technique. For example, in one embodiment, thickness of the oxide layer of the NMOS transistor 115 is approximately twice the thickness in the oxide layer of NMOS transistor 116.
Input power is supplied to the first current generation subcircuit 110 via the input power terminal 101. In the first current generation subcircuit 110, with current I1 equal to current I2, the current I2 is governed by the following equation:
where:
Vt(115, T) is the threshold voltage of transistor 115, which is temperature dependent;
Vt(116, T) is the threshold voltage of transistor 116, which is temperature dependent; and
R(119,T) is the resistance of resistor 119, which is temperature dependent.
While the threshold voltages of the transistors, Vt(115, T) and Vt(116, T), vary with a negative thermal coefficient, the resistance of resistor 119 also varies according to temperature. Resistor 119 (and also resister 139 of the second current generation subcircuit 130) may be a conventional type of resistor with a positive thermal coefficient. That is, the resistance of the resistor increases as temperature increases and the resistance decreases as temperature decreases. The first current generation subcircuit 110 is designed so that the current I2 has a negative thermal coefficient, i.e., the current I2 tends to decrease as the temperature increases. As illustrated in
Thus, as temperatures increase, the current I2 decreases, causing the voltage at node 114 to increase. Likewise, as temperatures decrease, the current I2 increases, causing the voltage at node 114 to decrease. Since node 114 is coupled to the gate of PMOS transistor 151, the voltage applied to a portion of the summing circuit 150 is controlled in an inverse proportional manner by the temperature of the first current generation subcircuit 110.
The second current generation subcircuit 130 provides a control signal to the summing circuit 150 to generate a current component (e.g., current I6 in MOSFET 152) with a positive thermal coefficient (i.e., the inverse of the control signal generated by the first current generation circuit). The second current generation subcircuit 130 provides a control signal which allows the summing circuit 150 to generate a current component (e.g., current I6 in MOSFET 152) with a positive thermal coefficient (i.e., the inverse of the control signal generated by the first current generation subcircuit 110). The second generation subcircuit 130 comprises two PMOS transistors 131-132 arranged in a current mirror configuration to deliver identical currents 13 and 14 to two bipolar transistors 135-136. The two PMOS transistors 131-132 have their gates coupled together at node 133, and the drain of PMOS transistor 132 is coupled to the gates of PMOS transistors 131-132 via a coupling between nodes 133 and node 134. The current mirror formed by this arrangement ensures that current I3, the current flowing from the drain of PMOS transistor 131 to bipolar transistor 135, is identical to current I4, the current flowing from the drain of PMOS transistor 132 and bipolar transistor 136.
The gates of bipolar transistors 135-136 are coupled together at node 137. Node 137 is also coupled to the drain of PMOS transistor 131 and the base of bipolar transistor 135 at node 118. The emitter of the bipolar transistor 135 is coupled to ground potential at node 140, while the emitter of the bipolar transistor 116 is coupled to ground at node 141 through resister 139.
Input power is supplied at the source of PMOS transistors 131-132 via the input power terminal 101. In the second current generation subcircuit 130, the current I4 is governed by the following equation:
where:
Vbe(135) is the base-to-emitter voltage of bipolar transistor 135;
Vbe(136) is the base-to-emitter voltage of bipolar transistor 136; and
R(139,T) is the resistance of resistor 139.
If the current flowing through the bipolar transistors 135-136 are identical, it can be demonstrated that:
where:
K is Boltzman's constant;
q is the charge of an electron;
T is temperature (in degrees Kelvin);
A1 is the emitter area of transistor 135; and
A2 is the emitter area of transistor 136.
As can be seen from equation (3), the current I4 has a positive thermal coefficient, i.e., the current I4 increases as the temperature increases. In one embodiment, illustrated in
The summing circuit 150 is comprised of a pair of PMOS transistors 151-152 which respectively control the amount of current delivered from the input power terminal to the node 153. More specifically, the current in the transistor 151 is controlled by the first current generation subcircuit 110 while the current of PMOS transistor 152 is controlled by the second current generation subcircuit 130. As noted above, the first and second current generation subcircuits 110, 130 are designed to react to temperature changes in opposite fashions. Thus any change in temperature will cause the current of one of the PMOS transistors 151, 152 to increase while the current in the other one of the PMOS transistors 151,152 decreases, thereby providing a temperature independent source of current available at node 153.
The output circuit is coupled to the output node 153 of the summing circuit and comprises an output terminal 172 where a reference voltage bias is provided (to bias gate terminal of external NMOS transistors). The output terminal is coupled to the gate of a NMOS transistor 171 via node 173, which is also coupled to the drain of the NMOS transistor 171 and the output node 153 of the summing circuit.
Thus, the current reference of the present invention is comprised of two current generation subcircuits 110, 130 which produce control voltages for adjusting the gains two transistors 151-152 in a summing circuit 150. Each current generation subcircuit comprises two PMOS transistors which form a current mirror. The current flowing through the current mirrors of each subcircuit flows through a difference circuit formed of two additional transistors and one resistor, which is dependent upon temperature. However, in one subcircuit, the current flow has a negative thermal coefficient, while in the other subcircuit the current flow has a positive thermal coefficient. The design of the generation subcircuits and the summing circuit provides the output circuit with a power supply which is stable across a range of temperatures and input voltages.
The memory controller 902 is also coupled to one or more memory buses 907. Each memory bus accepts memory components 908 which include at least one memory device 500 of the present invention. The memory components 908 may be a memory card or a memory module. Examples of memory modules include single inline memory modules (SIMMs) and dual inline memory modules (DIMMs). The memory components 908 may include one or more additional devices 909. For example, in a SIMM or DIMM, the additional device 909 might be a configuration memory, such as a serial presence detect (SPD) memory. The memory controller 902 may also be coupled to a cache memory 905. The cache memory 905 may be the only cache memory in the processing system. Alternatively, other devices, for example, processors 901 may also include cache memories, which may form a cache hierarchy with cache memory 905. If the processing system 900 include peripherals or controllers which are bus masters or which support direct memory access (DMA), the memory controller 902 may implement a cache coherency protocol. If the memory controller 902 is coupled to a plurality of memory buses 907, each memory bus 907 may be operated in parallel, or different address ranges may be mapped to different memory buses 907.
The primary bus bridge 903 is coupled to at least one peripheral bus 910. Various devices, such as peripherals or additional bus bridges may be coupled to the peripheral bus 910. These devices may include a storage controller 911, an miscellaneous I/O device 914, a secondary bus bridge 915, a multimedia processor 918, and an legacy device interface 920. The primary bus bridge 903 may also coupled to one or more special purpose high speed ports 922. In a personal computer, for example, the special purpose port might be the Accelerated Graphics Port (AGP), used to couple a high performance video card to the processing system 900.
The storage controller 911 couples one or more storage devices 913, via a storage bus 912, to the peripheral bus 910. For example, the storage controller 911 may be a SCSI controller and storage devices 913 may be SCSI discs. The I/O device 914 may be any sort of peripheral. For example, the I/O device 914 may be an local area network interface, such as an Ethernet card. The secondary bus bridge may be used to interface additional devices via another bus to the processing system. For example, the secondary bus bridge may be an universal serial port (USB) controller used to couple USB devices 917 via to the processing system 900. The multimedia processor 918 may be a sound card, a video capture card, or any other type of media interface, which may also be coupled to one additional devices such as speakers 919. The legacy device interface 920 is used to couple legacy devices, for example, older styled keyboards and mice, to the processing system 900.
The processing system 900 illustrated in
The above description and accompanying drawings are only illustrative of exemplary embodiments, which can achieve the features and advantages of the present invention. It is not intended that the invention be limited to the embodiments shown and described in detail herein. The invention can be modified to incorporate any number of variations, alterations, substitutions or equivalent arrangements not heretofore described, but which are commensurate with the spirit and scope of the invention. The invention is only limited by the scope of the following claims.
Patent | Priority | Assignee | Title |
7009904, | Nov 19 2003 | Polaris Innovations Limited | Back-bias voltage generator with temperature control |
7266031, | Nov 19 2003 | Polaris Innovations Limited | Internal voltage generator with temperature control |
7514987, | Nov 16 2005 | MEDIATEK INC. | Bandgap reference circuits |
7965129, | Jan 14 2010 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Temperature compensated current reference circuit |
Patent | Priority | Assignee | Title |
4994688, | May 25 1988 | Hitachi Ltd.; Hitachi VLSI Engineering Corporation | Semiconductor device having a reference voltage generating circuit |
5517103, | Nov 06 1992 | SGS-THOMSON MICROELECTRONICS, PTE LTD | Reference current source for low supply voltage operation |
5646516, | Aug 31 1994 | Renesas Electronics Corporation | Reference voltage generating circuit |
5686825, | Nov 02 1994 | Hyundai Electronics Industries Co., Ltd. | Reference voltage generation circuit having compensation function for variations of temperature and supply voltage |
5694033, | Sep 06 1996 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Low voltage current reference circuit with active feedback for PLL |
5745000, | Aug 19 1996 | International Business Machines Incorporated | CMOS low voltage current reference |
5821807, | May 28 1996 | Analog Devices, Inc. | Low-power differential reference voltage generator |
5864504, | Nov 17 1995 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory with temperature compensation for read/verify referencing scheme |
5883507, | May 09 1997 | STMicroelectronics, Inc | Low power temperature compensated, current source and associated method |
5933051, | Jun 08 1993 | Kabushiki Kaisha Toshiba | Constant-voltage generating device |
6052020, | Sep 10 1997 | Intel Corporation | Low supply voltage sub-bandgap reference |
6060945, | May 31 1994 | Texas Instruments Incorporated | Burn-in reference voltage generation |
6147548, | Sep 10 1997 | Intel Corporation | Sub-bandgap reference using a switched capacitor averaging circuit |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 16 2002 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Jun 13 2002 | IORIO, ERCOLE DI | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013086 | /0776 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Sep 20 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 07 2008 | ASPN: Payor Number Assigned. |
Sep 19 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 04 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 18 2007 | 4 years fee payment window open |
Nov 18 2007 | 6 months grace period start (w surcharge) |
May 18 2008 | patent expiry (for year 4) |
May 18 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 18 2011 | 8 years fee payment window open |
Nov 18 2011 | 6 months grace period start (w surcharge) |
May 18 2012 | patent expiry (for year 8) |
May 18 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 18 2015 | 12 years fee payment window open |
Nov 18 2015 | 6 months grace period start (w surcharge) |
May 18 2016 | patent expiry (for year 12) |
May 18 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |