A thin film transistor and a fabrication method therefor, which thin transistor includes: a stepped substrate provided with a sidewall between upper portion and lower portions thereof; an active layer formed on the substrate, a gate insulation film on the active layer; a gate electrode formed on the gate insulation film corresponding to an upper part of the sidewall of the substrate; an insulation film formed on a part of the gate insulation film between the gate electrode and the lower portion of the substrate; and impurity regions formed in the active layer corresponding, to the upper and lower portions of the substrate. The impurity regions are formed by a self-aligned process using an additional mask, which controls the length of channel and offset regions in accordance with the thicknesses of the gate electrode and insulation film, respectively, for thus obtaining a more stabilized offset current and accordingly improving the reliability and reproducibility of the semiconductor device.
|
1. A thin film transistor, comprising:
a stepped substrate provided with a sidewall between upper and lower portions thereof; an active layer formed on the stepped substrate; a gate insulation film formed on a lower portion of the active layer and a sidewall portion of the active layer contiguous the lower portion of the stepped substrate and the sidewall of the stepped substrate, respectively; an insulating film formed on a lower portion of the gate insulation film and a sidewall portion of the gate insulation film contiguous the lower portion of the active layer and the sidewall portion of the active layer, respectively; a gate electrode formed on the gate insulation film corresponding to an upper part of each of the sidewalls of the substrate and the gate insulation film; impurity regions in the active layer corresponding to the upper and lower portions of the substrate; and an offset region formed on a lower sidewall portion of the active layer and the lower portion of the active layer below a bottom of the insulating film.
2. The thin film transistor of
5. The thin film transistor of
|
This application is a divisional of application Ser. No. 09/139,266, filed on Aug. 25, 1998, now U.S. Pat. No. 6,165,829, the entire contents of which are hereby incorporated by reference.
1. Field of the Invention
The present invention relates to a semiconductor device, and more particularly to a thin film transistor and a fabrication method therefor applying a self-aligned process.
2. Description of the Conventional Art
In a conventional thin film transistor, when a gate electrode receives a voltage which is greater than a threshold voltage, and when a drain electrode receives a voltage greater than a source voltage, electrons, majority carriers in a source region, are migrated to a drain region via a channel region formed in a polysilicon layer, and thus a driving current is made to flow. However, when forming the channel region by applying the voltage to the gate electrode, the mobility of majority carriers is lowered due to a potential barrier formed by grain boundaries inside the polysilicon layer, and thus the driving current is reduced in a turn-on state.
Accordingly, there is provided an offset region of low resistance in the channel region at a side of the drain region in order to reduce the leakage current. A method of fabricating the conventional thin film transistor will now be described with reference to the appended drawings.
As shown in
As shown in
A photoresist is applied on the active layer 4 and patterned by a photo etching process, for thus forming a photoresist pattern 5 as shown in FIG. 1C. Here, the photoresist pattern 5 defines channel and offset regions of the active layer 4.
As shown in
The impurity regions 6a and 6b define a source (a) and a drain (d), respectively, of a MOS transistor. In
However, a photomask process of the conventional method, which defines the length of each of the channel and offset regions, varies an offset current, which is dependent upon the degree of alignment, on a large scale, thereby reducing the reliability and reproducibility of the semiconductor device.
Accordingly, it is an object of the present invention to provide a thin film transistor and a fabrication method therefor capable of stabilizing an offset current which is dependent upon the degree of alignment by providing a self-aligned process, and thus improving properties of a semiconductor device.
To achieve the above objects, there is provided a thin film transistor which includes: a stepped substrate provided with a sidewall between upper portion and lower portions thereof; an active layer formed on the substrate; a gate insulation film on the active layer; a gate electrode formed on the gate insulation film corresponding to an upper part of the sidewall of the substrate; an insulation film formed on the gate insulation film between the gate electrode and the lower portion of the substrate; and impurity regions in the active layer corresponding to the upper and lower portions of the substrate.
In addition, to achieve the above objects, there is provided a fabrication method for a thin film transistor which includes the steps of: etching and patterning in order to form a sidewall between upper and lower portions thereof; forming an active layer on the substrate; forming a gate insulation film on the active layer; forming an insulation film on a first region of the sidewall and on the lower portion of the substrate, and forming a gate electrode on a second region of the sidewall and on the insulation film; and forming impurity regions in the active layer corresponding to the upper and lower portions of the substrate.
Additional advantages, objects and features of the invention will become more apparent from the description which follows.
The present invention will become more fully understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention, and wherein:
With reference to the appended drawings, the thin film transistor according to the present invention and a fabrication method thereof will now be described.
The substrate 10 may be formed of an insulating material or an insulation film provided on a semiconductor material. The active layer 20 is a semiconductor film, and the insulation film 41 is formed of a spin-on-glass (SOG). Also, the active layer 20 is provided with a channel region (b) and an offset region (c) corresponding to the gate electrode 42 and insulation film 41, respectively.
In
In
The insulation film 41 formed of an SOG is deposited on the resultant structure, including the gate insulation film 30, as shown in FIG. 3C.
As shown in
In
In
As shown in
In
As described above, in the thin film transistor according to the present invention the impurity regions are formed by a self-aligned process, and the length of each of the channel and offset regions is defined in accordance with the thickness of each of the gate electrode and the insulation film, respectively, for thereby controlling the offset current to be more stabilized and accordingly for being capable of improving the reliability and reproducibility of the semiconductor device.
Although the preferred embodiment of the present invention has been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as recited in the accompanying claims.
Patent | Priority | Assignee | Title |
7491995, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM with nanofin transistors |
7859026, | Mar 16 2006 | MONTEREY RESEARCH, LLC | Vertical semiconductor device |
8062949, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Nanowire transistor with surrounding gate |
8119484, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM with nanofin transistors |
8134197, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Nanowire transistor with surrounding gate |
8354311, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming nanofin transistors |
8455309, | Oct 25 2011 | Hynix Semiconductor Inc.; SNU R&DB Foundation | Method for manufacturing a semiconductor device |
8734583, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Grown nanofin transistors |
8803229, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Nanowire transistor with surrounding gate |
8823006, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Nanofin transistors with crystalline semiconductor fins |
8901565, | Dec 05 2012 | E Ink Holdings Inc. | Thin film transistor comprising pixel electrode |
9087730, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM with nanofin transistors |
9893072, | Apr 04 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM with nanofin transistors |
Patent | Priority | Assignee | Title |
4767695, | Oct 29 1984 | Agere Systems, INC | Nonplanar lithography and devices formed thereby |
5243219, | Jul 05 1990 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having impurity diffusion region formed in substrate beneath interlayer contact hole |
5578838, | May 12 1994 | LG Semicon Co., Ltd. | Structure of and fabricating method for a thin film transistor |
5659183, | Dec 06 1995 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Thin film transistor having a drain offset region |
5705409, | Sep 28 1995 | Freescale Semiconductor, Inc | Method for forming trench transistor structure |
5731610, | Mar 07 1995 | Micron Technology, Inc. | Semiconductor device having improved contacts to a thin conductive layer |
5793082, | Apr 25 1995 | International Business Machines Corporation | Self-aligned gate sidewall spacer in a corrugated FET |
5807778, | Nov 12 1992 | Round Rock Research, LLC | Method of manufacturing shallow trench source EPROM cell |
5827770, | Mar 07 1995 | Micron Technology, Inc. | Method of making a semiconductor device having improved contacts to a thin conductive layer |
5879980, | Mar 24 1997 | GLOBALFOUNDRIES Inc | Method of making static random access memory cell having a trench field plate for increased capacitance |
6235570, | Dec 26 1995 | L.G. Semicon Co., Ltd. | Method for fabricating a semiconductor device |
JP6029619, | |||
JP6029620, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 13 2000 | Hyundai Electronics Industries Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 27 2004 | ASPN: Payor Number Assigned. |
Sep 21 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 18 2010 | ASPN: Payor Number Assigned. |
Mar 18 2010 | RMPN: Payer Number De-assigned. |
Sep 22 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 15 2016 | REM: Maintenance Fee Reminder Mailed. |
Jun 08 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jun 08 2007 | 4 years fee payment window open |
Dec 08 2007 | 6 months grace period start (w surcharge) |
Jun 08 2008 | patent expiry (for year 4) |
Jun 08 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 08 2011 | 8 years fee payment window open |
Dec 08 2011 | 6 months grace period start (w surcharge) |
Jun 08 2012 | patent expiry (for year 8) |
Jun 08 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 08 2015 | 12 years fee payment window open |
Dec 08 2015 | 6 months grace period start (w surcharge) |
Jun 08 2016 | patent expiry (for year 12) |
Jun 08 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |