A method for in-situ cleaning an electrodeposition surface following an electroplating process including providing a first electrode assembly and a second electrode assembly; applying a first current density across the first electrode assembly and the second electrode assembly for carrying out the electrodeposition process; carrying out the electrodeposition process to electrodeposit a metal onto an electrodeposition surface of the second electrode assembly; and, applying a second current density having a second polarity reversed with reference to the first polarity across the first electrode assembly and the second electrode assembly the second current density having a relatively lower current density compared to the first current density.
|
1. A method for in-situ cleaning an electrodeposition surface following an electroplating process comprising the steps of:
providing a first electrode assembly and a second electrode assembly relatively disposed to carry out an electrodeposition process in an electrolyte bath; applying a first current density according to an applied potential with a first polarity across the first electrode assembly and the second electrode assembly for carrying out the electrodeposition process at a first current density; carrying out the electrodeposition process to electrodeposit a metal onto an electrodeposition surface of the second electrode assembly; and applying a second current density according to an applied potential having a second polarity reversed with reference to the first polarity across the first electrode assembly and the second electrode assembly the second current density having a relatively lower current density compared to the first current density.
11. A method for in-situ cleaning an electrodeposition surface following a high current electroplating process comprising the steps of:
providing a first electrode assembly and a second electrode assembly relatively disposed to carry out a high current electrodeposition process in an electrolyte bath; applying a first current density according to an applied potential with a first polarity across the first electrode assembly and the second electrode assembly for carrying out the electrodeposition process at a first current density; carrying out the electrodeposition process to electrodeposit a metal onto an electrodeposition surface of the second electrode assembly; and applying a second current density according to an applied potential having a second polarity reversed with reference to the first polarity across the first electrode assembly and the second electrode assembly the second current density having a relatively lower current density compared to the first current density to remove metal particles from the electrodeposition surface.
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
13. The method of
14. The method of
15. The method of
16. The method of
17. The method of
18. The method of
19. The method of
20. The method of
|
This invention generally relates to metallic electrodeposition and more particularly to a method for reducing surface defects including attached metal particles in an electrodeposition process, the method particularly useful for semiconductor wafer electrodeposition processes.
Sub-micron multi-level metallization is one of the key technologies for the next generation of ultra large scale integration (ULSI). The multilevel interconnects that lie at the heart of this technology require planarization of interconnect features formed in high aspect ratio apertures, including contacts, vias, metal interconnect lines and other features. Reliable formation of these interconnect features is very important to the success of ULSI and to the continued effort to increase circuit density and quality on individual substrates and die.
Copper and copper alloys have become the metal of choice for filling sub-micron, high aspect ratio interconnect features on semiconductor substrates. Copper and its alloys have lower resistivity and higher electromigration resistance compared to other metals such as, for example, aluminum. These characteristics are critical for achieving higher current densities increased device speed.
As circuit densities increase, the widths of vias, contacts, metal interconnect lines, and other features, decrease to sub-micron dimensions, whereas the thickness of the dielectric layers, through the use low-k (low dielectric constant) materials, has remained substantially constant. Consequently, the aspect ratios for the features, i.e., their height divided by width, has increased thereby creating additional challenges in adequately filling the sub-micron features with, for example, copper metal. Many traditional deposition processes such as chemical vapor deposition (CVD) have difficulty filling increasingly high aspect ratio features, for example, where the aspect ratio exceeds 2:1, and particularly where it exceeds 4:1.
As a result of these process limitations, electroplating or electrodeposition, which has previously been limited to the fabrication of patterns on circuit boards, is now emerging as a preferable method for filling metal interconnects structures such as via openings (holes) and trench line openings on semiconductor devices. Typically, electroplating uses an electrolyte including positively charged ions of deposition material, for example metal ions, in contact with a negatively charged substrate (cathode) having a source of electrons to deposit (plate out) the metal ions onto the charged substrate, for example, a semiconductor wafer. A thin metal layer (seed layer) is first deposited on the semiconductor wafer to form a liner in high aspect ratio anisotropically etched features to provide a continuous electrical path across the surfaces. An electrical current is supplied to the seed layer whereby the semiconductor wafer surface including etched features are electroplated with an appropriate metal, for example, aluminum or copper, to fill the features.
One exemplary process for forming a series of interconnected multiple layers, for example, is a damascene or dual damascene process. Although there are several different manufacturing methods for manufacturing damascene structures, all such methods employ a series of photolithographic masking and etching steps, typically by a reactive ion etch (RIE). In the typical multilayer semiconductor manufacturing process, for example, a series insulating layers are deposited to include a series of interconnecting metallization structures such as vias and metal line interconnects to electrically interconnect areas within the multilayer device and contact layers to interconnect the various devices on the chip surface. In most devices, pluralities of vias are separated from one another along the semiconductor wafer and selectively interconnect conductive regions between layers of a multilayer device. Metal interconnect lines typically serve to selectively interconnect conductive regions within a layer of a multilayer device. Vias and metal interconnect lines are selectively interconnected in order to form the necessary electrical connections.
In filling the via openings and trench line openings with metal, for example, copper, electroplating is a preferable method to achieve superior step coverage of sub-micron etched features. The method generally includes first depositing a barrier layer over the etched opening surfaces, such as via openings and trench line openings, depositing a metal seed layer, for example copper, over the barrier layer, and then electroplating a metal, for example copper, over the seed layer to fill the etched features to form conductive vias and trench lines. Finally, the electro deposited layer and the dielectric layers are planarized, for example, by chemical mechanical polishing (CMP), to define a conductive interconnect feature.
Metal electroplating (electrodeposition) in general is a well-known art and can be achieved by a variety of techniques. Common designs of cells for electroplating a metal on semiconductor wafers involve positioning the plating surface of the semiconductor wafer within an electrolyte solution including an anode with the electrolyte impinging perpendicularly on the plating surface. The plating surface is contacted with an electrical power source forming the cathode of the plating system such that ions in the plating solution deposit on the conductive portion of the plating surface, for example a semiconductor wafer surface.
More recent electroplating processes use a relatively high current, for example 100 to 1000 mA/cm2, to improve semiconductor wafer throughput. During the electroplating process anisotropically etched features are filled with for example, a copper or copper alloy metal in, for example, dual damascene structures. One problem according to prior art electrodeposition processes is that copper particles, for example as large as 0.2 microns, remain attached to the plating surface following the electrodeposition process.
For example, referring to
These and other shortcomings demonstrate a need in the semiconductor processing art to develop a method for electrodeposition whereby attached copper particle defects remaining on the electrodeposition surface following the deposition process are reduced or avoided.
It is therefore an object of the invention to provide a method for electrodeposition whereby attached copper particle defects remaining on the electrodeposition surface following the deposition process are reduced or avoided while overcoming other shortcomings and deficiencies in the prior art.
To achieve the foregoing and other objects, and in accordance with the purposes of the present invention, as embodied and broadly described herein, the present invention provides a method for in-situ cleaning an electrodeposition surface following an electroplating process.
In a first embodiment, the method includes providing a first electrode assembly and a second electrode assembly relatively disposed to carry out an electrodeposition process in an electrolyte bath; applying a first current density according to an applied potential with a first polarity across the first electrode assembly and the second electrode assembly for carrying out the electrodeposition process at a first current density; carrying out the electrodeposition process to electrodeposit a metal onto an electrodeposition surface of the second electrode assembly; and, applying a second current density according to an applied potential having a second polarity reversed with reference to the first polarity across the first electrode assembly and the second electrode assembly the second current density having a relatively lower current density compared to the first current density.
These and other embodiments, aspects and features of the invention will be better understood from a detailed description of the preferred embodiments of the invention which are further described below in conjunction with the accompanying Figures.
In the method and apparatus according to the present invention, the invention is explained by reference to electrodeposition of copper to fill an anisotropically etched feature, for example, a dual damascene structure. It will be appreciated, however, that the method of the present invention may be advantageously applied to the electrodeposition (electroplating) of any metal onto an electrode surface where a an electrodeposition method is used. In one embodiment of the invention, a relatively lower current density compared to the electrodeposition current density is applied according to a reversed electrode polarity with a reversed current following a an electrodeposition process to advantageously reduce or prevent the formation of attached metal particle defects.
For example, referring to
In operation, the anode assembly 22 and semiconductor wafer surface 24A are positioned so that an electrolyte carries 15 positively charged copper ions, supplied from the anode, to the negatively charged semiconductor wafer (cathode) where the positively charged copper ions are plated out by a reduction reaction onto the semiconductor wafer surface 24A. The electrolyte solution includes, for example, copper sulfate and may be an acidic or basic solution including complexing agents as is known in the art. Preferably, the method according to the present invention is applied following a high current electrodeposition process although it is not limited thereto. In a typical high current electrodeposition process also referred to as electro-cathodic metal deposition (ECD or ECMD), the current may range from a current density of about 200 to about 1000 mA/cm2. More preferably, the current density is about 600 mA/cm2.
In an exemplary process, for example, referring to
Following deposition of the seed layer 34B, the semiconductor wafer is positioned in an electrolyte bath (not shown) in proximity with an anode assembly as shown in FIG. 2A. An electrical potential is applied to the cathode and anode creating the flow of, for example, copper ions from the anode to the semiconductor wafer cathode where they deposit on the semiconductor surface, for example, the seed layer 34B to form a copper layer 36 to fill the dual damascene anisotropically etched feature as shown in FIG. 3B. The electrical potential is applied such that the electrodeposition takes place at a high current, for example between about 100 to about 1000 mA/cm2, more preferably, the current density is about 600 mA/cm2. Still referring to
Referring to
It is believed that the copper particles are not grown from the bulk of the copper layer 36, but are formed at the electrodeposition surface towards the end of, or following, the high current electrodeposition process thereby attaching to the electrodeposition surface including some degree of physical attachment. It has been found that a relatively lower reversed current density according to the present invention is sufficient to remove the copper particles from the semiconductor surface. The attached copper particles may be as large as 0.2 microns in diameter, and cause scratching in subsequent CMP processes if allowed to remain. It will be appreciated that larger or smaller metal particles may be removed as well, according to the present invention. The method according to the present invention advantageously reduces and preferably avoids the presence of adhering metal particles, for example copper, following a high current electrodeposition process thereby reducing and preferably avoiding subsequent scratching of the semiconductor surface in a subsequent CMP process.
It will be appreciated that the time required to remove the copper particles will vary with the current density, however, it has been found that a period of time from about 5 seconds to about 60 seconds is usually sufficient when applying the reverse current according to the present invention over a density range of 5 to about 80 mA/cm2. It will be further appreciated that the reversed current mode according to the present invention may be operated with in a continuous manner with continuous applied power or a pulsed manner according to pulsed applied power. For example, preferably, power pulses supplying a current density are applied for about period of about 10 to about 500 milliseconds.
In an exemplary implementation of one embodiment of the present invention, an optical scanning tool for automated detection of the copper metal particles was used to determine the number of copper particles present following an exemplary high current electrodeposition process and following the implementation of one embodiment of the present invention. For example, before the reversed current treatment according to one embodiment of the present invention following a high current electrodeposition process (e.g., 600 mA/cm2), about 200 copper particle defects remaining on the electrodeposition surface were determined to be present according to optical scanning. In contrast, following the reversed current treatment according to one embodiment of the present invention, using a current density of about 50 mA/cm2 for about 10 seconds, the number of copper particles were reduced by about 90 to 100 percent, more frequently completely eliminating the presence of the copper particles from the electrodeposition surface
The preferred embodiments, aspects, and features of the invention having been described, it will be apparent to those skilled in the art that numerous variations, modifications, and substitutions may be made without departing from the spirit of the invention as disclosed and further claimed below.
Shue, Shau-Lin, Hsieh, Ching-Hua, Su, Hung-Wen, Chou, Shih-Wei
Patent | Priority | Assignee | Title |
10480094, | Jul 13 2016 | IONTRA INC | Electrochemical methods, devices and compositions |
10697083, | Jul 13 2016 | IONTRA INC | Electrochemical methods, devices and compositions |
11280018, | Jul 13 2016 | IONTRA INC | Electrochemical methods, devices and compositions |
7229916, | Jul 18 2003 | Renesas Electronics Corporation | Method of manufacturing a semiconductor device |
Patent | Priority | Assignee | Title |
20030209445, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 18 2002 | SU, HUNG-WEN | TAIWAN SEMICONDUCTOR MANUFACTURING CO LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012888 | /0090 | |
Feb 18 2002 | CHOU, SHIH-WEI | TAIWAN SEMICONDUCTOR MANUFACTURING CO LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012888 | /0090 | |
Feb 18 2002 | HSIEH, CHING-HUA | TAIWAN SEMICONDUCTOR MANUFACTURING CO LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012888 | /0090 | |
Feb 18 2002 | SHUE, SHAU-LIN | TAIWAN SEMICONDUCTOR MANUFACTURING CO LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012888 | /0090 | |
May 08 2002 | Taiwan Semiconductor Manufacturing Co., Ltd | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 28 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 01 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 06 2016 | REM: Maintenance Fee Reminder Mailed. |
Sep 28 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 28 2007 | 4 years fee payment window open |
Mar 28 2008 | 6 months grace period start (w surcharge) |
Sep 28 2008 | patent expiry (for year 4) |
Sep 28 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 28 2011 | 8 years fee payment window open |
Mar 28 2012 | 6 months grace period start (w surcharge) |
Sep 28 2012 | patent expiry (for year 8) |
Sep 28 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 28 2015 | 12 years fee payment window open |
Mar 28 2016 | 6 months grace period start (w surcharge) |
Sep 28 2016 | patent expiry (for year 12) |
Sep 28 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |