A method for dicing a semiconductor wafer wherein a semiconductor wafer (W) with circuits in many regions sectioned by crosswise streets is diced into individual semiconductor chips each having a circuit. The circuit face of the semiconductor wafer (W) is covered with a tape member (10), and a part of the tape member (10) covering the top of the streets is removed by cutting to form a cut groove (11). The semiconductor wafer (W) dear of the part of the tape member (10) covering the top of the crosswise streets is chemically etched to erode the crosswise streets and thus diced into individual semiconductor chips. This economical method enables formation of high quality chips free of cracks or stresses.
|
1. A method for dicing a semiconductor wafer having regions sectioned by crosswise streets into individual semiconductor chips, each of the regions having a circuit pattern formed therein, comprising:
a masking step of covering the semiconductor wafer with a tape member to cover the circuit face of the semiconductor wafer on which the circuit patterns are formed; a selective tape-removing step of mechanically cutting and removing selectively crosswise portions of the tape member which are exactly aligned with the underlying crosswise streets of the semiconductor wafer; and an etching and dividing step of chemically etching the semiconductor wafer having the crosswise streets uncovered, whereby the crosswise streets are permitted to erode so that the semiconductor wafer is divided into individual semiconductor chips.
2. A dicing method according to
3. A dicing method according to
4. A dicing method according to
5. A dicing method according to
|
The present invention relates to a dicing method using a chemical etching treatment to divide a semiconductor wafer into individual semiconductor chips.
Referring to
Semiconductor chips, however, are often cracked or inner-stressed on their edges while being diced by the rotary blades. Such defects are apt to reduce their flexural strength so that they may be susceptible to undesired outer force or thermal cyclic influence to be damaged or shortened in life. This is increasingly conspicuous with semiconductor wafers having a thickness of 50 μm or less, and such cracks or inner stresses are almost fatal to thin wafers.
In the hope of dealing with this problem, the semiconductor wafer dicing method using chemical etching has been studied and proposed. It comprises the steps of: applying a photo-sensitive tape member to the surface of a semiconductor wafer W having a plurality of circuit patterns formed thereon; light-exposing the portions of the tape member lying on the crosswise streets of the semiconductor wafer with a photomask applied on the tape member; removing the exposed crosswise portions of the tape member changed in properties by the light exposure; and eroding the exposed crosswise streets of the semiconductor wafer to divide it into individual semiconductor chips.
However, in order to light-expose only the portions of the tape member lying on the crosswise streets in the method stated above, it is required to prepare a plurality of photomasks which are different in size to exactly conform to different semiconductor wafers to be diced, and which have lattice patterns being different in size of the streets. This is disadvantageous from the economical point of view. Also, a complicated problem is caused in management.
Still disadvantageously, it is necessary to install an exposure apparatus which can precisely align a semiconductor wafer with the overlying photomask in respect of their lattice patterns. In addition, it is necessary to install a coating removal apparatus for selectively removing the portion of the photoresist coating which was exposed to light and changed in properties in the form of lattice pattern. Such extra apparatuses cost much in capital investment.
In case patterns such as an alignment mark are formed on the streets of a semiconductor wafer W with a material which cannot be removed by a chemical etching treatment, the semiconductor wafer W actually cannot be diced by the etching treatment.
Incidentally, it has been proposed a method comprising covering the whole surface of the semiconductor wafer having a plurality of circuit patterns formed thereon with a photoresist coating, mechanically removing the lattice portions of the photoresist coating being exactly in alignment with the underlying crosswise streets of semiconductor wafer with use of a rotary blade, and thereafter chemically etching the semiconductor wafer along the exposed crosswise streets to dice the wafer into individual semiconductor chips, as disclosed e.g. in JP 2001-127011A.
However, in the method stated above, it is difficult to coat the semiconductor wafer with a photoresist coating having a constant thickness. Also, it is practically impossible to coat the semiconductor wafer thick enough to remain on the diced semiconductor wafer even after completing erosion of the semiconductor wafer. As a matter of fact, the coating is eroded and removed from the semiconductor wafer before the semiconductor wafer is completely diced.
Accordingly, in case semiconductor wafers are chemically etched and diced into individual semiconductor chips, there has been a demand that the dicing process should be carried out to surely provide individual semiconductor chips of high quality without cracks and inner stresses, without extra cost required.
To meet such demand, a method for dicing a semiconductor wafer having regions sectioned by crosswise streets into individual semiconductor chips, each of the regions having a circuit pattern formed therein, comprises at least the following steps according to the present invention, that is, a masking step of covering the semiconductor wafer with a tape member to cover the circuit face of the semiconductor wafer on which the circuit patterns are formed; a selective tape-removing step of mechanically cutting and removing selectively crosswise portions of the tape member which are exactly aligned with the underlying crosswise streets of the semiconductor wafer; and an etching and dividing step of chemically etching the semiconductor wafer having the crosswise streets uncovered, whereby the crosswise streets are permitted to erode so that the semiconductor wafer is divided into individual semiconductor chips.
The thickness of the tape member may be determined in consideration of the depth of the semiconductor wafer to be eroded and divided into individual semiconductor chips. In case that a cover layer which cannot be removed by the chemical etching is formed on the crosswise streets, the cover layer on the crosswise street pattern can be removed by cutting in the selective tape-removing step. The chemical etching may be dry-etching.
As described above, the tape member is applied to the circuit face of the semiconductor wafer, and it is subjected to the selective tape-removing step, whereby the portions of the tape lying along the crosswise streets are cut and removed. The semiconductor wafer thus party uncovered is chemical-etched in the exposed crosswise streets to be divided into individual semiconductor chips. The semiconductor chips thus provided are free of cracks or any other defects, and high in flexural strength. Advantageously, the etching process needs neither photomasks nor exposure equipment. In case semiconductor wafers have a thickness of 50 μm or less, they are most likely to cause cracks or inner-stress when being mechanically cut into semiconductor chips. Even such thin semiconductor wafers can be hardly cracked or inner-stressed when being chemically etched to divide into individual semiconductor chips.
Usually in semiconductor factories, mechanical dicing apparatuses are installed, and therefore, such existing equipment can be used in carrying out the dicing method according to the present invention. No extra investment, therefore, is required for the purpose.
Still advantageously, it does not take a long time to dice 50 or less micron-thick wafers by chemical etching although the time involved for erosion significantly increases for thicker wafers.
In case that semiconductor wafers have crosswise streets covered with a material which cannot be removed by dry etching such as alignment marks, which cannot be removed by etching treatment, they can be removed by driving the rotary blade a few microns deep into the thickness of the semiconductor wafer, thereby making the silicon substrate exposed.
Referring to the accompanying drawings, one of best embodiments of the present invention is described below. Referring to
A tape member 10 is applied to cover the whole front surface of the semiconductor wafer W as seen from
A plurality of the semiconductor wafers W each of which is combined with a frame F as a whole unit via an adhesive tape T and covered the front face with the tape member 10 as shown in
The semiconductor wafer W is transported one by one to a tentative depository 23 by a taking-in and -out means 22 and transported by a transfer means 24 while being sucked thereto to a chuck table 25 to be held thereon.
Then, the chuck table 25 is moved in the +X-direction, and the semiconductor wafers W is put below an alignment means 26, which a selected street is detected. A rotary blade 28 of a cutting means 27 is put in alignment with the so detected street in respect of the Y-axial direction. If the tape member 10 is a semi-transparent, infrared rays are used to pass through the tape member 10 for detecting a selected street.
After the required alignment is finished, the chuck table 25 is moved further in the +X-direction. At the same time, the rotary blade 28 rotates at a high speed and descends to cut the tape member 10 along the straight line lying on the selected street.
The rotary blade 28 is precisely controlled in respect of the cut depth, thus not cutting into the underlying semiconductor wafer W.
Every time the cutting means 27 is driven the street-to-street distance in the Y-axial direction, the chuck table 25 is reciprocated in the X-axial direction, whereby the grooves 11 are made parallel to each other in the tape member 10, lying on the X-axial streets, as seen from FIG. 5.
Then, the chuck table 25 is rotated 90 degrees, and thereafter, the same cutting process is repeated. The grooves 11 are made crosswise in the tape member 10 to be exactly in conformity with the underlying crosswise streets of the semiconductor wafer (selective tape-removing step). The crosswise cutting of the masking tape member 10 need not use any photomasks and exposure equipment which are required in conventional light-exposure unmasking processes.
In the selective tape-removing step, if the rotary blade 28 is not precisely controlled, it may happen that the rotary blade 28 cuts into the street of the semiconductor wafer a bit, thereby causing the semiconductor wafer to be somewhat cracked or inner-stressed. Such minute defects, however, can be eliminated later in chemical etching.
When the selective tape-removing step is completed on all the semiconductor wafers, they are contained in the cassette 21, and the cassette 21 is transported to a subsequent dicing section. A dry-etching apparatus 30 as shown in
Referring to
The wafer taking-in and -out means 31 takes out selectively uncovered wafers W one by one from the cassette 21. Then, a first gate 35 of the wafer taking-in and -out chamber 32 is opened, allowing the semiconductor wafer W to be laid on a holder 36 in the chamber 32 as shown in FIG. 8.
The wafer taking-in and -out chamber 32 is isolated from the dry-etching treatment chamber 33 by a second gate 37. The holder 36 is responsive to opening of the second gate 37 for moving from the chamber 32 to the chamber 33 and vice versa.
As seen from
The gas supply 34 comprises a tank 41 for storing etching gas, a pump 42 for directing the etching gas from the tank 41 to the dry-etching treatment chamber 33, a coolant circulator 43 for supplying cooling water to the cooling means 40, a suction pump 44 for applying negative pressure to the holder 36, another suction pump 45 for sucking the etching gas from the dry-etching treatment chamber 33, and a filter 46 for neutralizing the used etching gas drawn by the suction pump 45, where the filter 46 is positioned before a discharge unit 47 for discharging the so neutralized etching gas.
When the selectively uncovered wafers W are dry-etched, the first gate 35 of the chamber 32 is opened, and the wafer taking-in and -out means 31 carries a selectively uncovered semiconductor wafer W in the direction indicated by an arrow in
Then, the second gate 37 is opened to allow the holder 36 to move into the dry-etching treatment chamber 33, whereby the semiconductor wafer W is put in the chamber 33. Subsequently, while an etching gas such as a thin fluoride gas is fed into the chamber 33 with the aid of the pump 42, a high-frequency voltage is applied to the high-frequency electrodes 39 from the high-frequency power supply-and-tuner 38 in order to generate plasma over the wafer W, whereby the wafer is dry-etched. At the same time, cooling water is supplied from the coolant circulator 43 to the cooling means 40.
Since the portions of the tape member lying on the streets are removed in the selective tape-removing step, while other portions of the tape remain unremoved, the remaining portions of the tape serve as masking member on the semiconductor wafer W in etching, whereby the streets of the semiconductor wafer W are chemically etched. The exposed portions of the semiconductor wafer W are dry-etched, so that the crosswise streets may erode to divide the wafer into the individual semiconductor chips, as seen from
The tape member 10 may be made either of an erosible material or a non-erosible material. In case the tape member 10 is erosible, a thickness of the erosible tape member is determined depending on a thickness of semiconductor wafer to erode to be diced so that the tape member still remains on the semiconductor chips C even after the semiconductor wafer is completely diced. In case the tape member 10 is of non-erosible material, its thickness can be determined irrespective of the thickness of the semiconductor wafer.
After completing the etching and dividing step, the used etching gas is drawn from the dry-etching treatment chamber 33 by the suction pump 45, and it is neutralized in the filter 46 to be drained away through the discharge unit 47. Then, the chamber 33 is evacuated, and the second gate 37 is opened, thereby allowing the holder 36 to carry the dry-etched semiconductor wafer W into the wafer taking-in and -out chamber 32. Then, the second gate 37 is closed.
When the dry-etched or diced wafer is moved into the chamber 32, the first gate 35 is opened, and the taking-in and -out means 31 transfers the dry-etched semiconductor wafer W from the chamber 32 to the cassette 21.
All the semiconductor wafers W are treated as described above, and the diced wafers are put in the cassette 21. Each diced semiconductor wafer sticks to the tape member 10, retaining its shape as a whole disc.
Then, the tape member 10 is removed from the diced semiconductor wafer to provide individual semiconductor chips C as seen from FIG. 11.
Since the semiconductor chips are diced not by mechanical cutting with use of rotary blade, but by chemical etching, the semiconductor chips thus provided have high quality free of any defects such as cracks or inner stresses, which would be caused if the semiconductor wafers were diced with a rotary blade. Such defects are most likely to be caused for semiconductor wafers having a thickness of 50 μm or less. The dry-etching manner can be advantageously used in dicing such thin wafers.
As is well known, the time involved for dry-etching increases in proportion to increase of the thickness of the semiconductor wafer to be treated. Consequentially, if semiconductor wafers have a thickness of 50 μm or less, the time involved for dry-etching the semiconductor wafers is short enough to avoid any significant lowering of manufacturing efficiency thereof. Even in this regard, the method according to the present invention would be found invaluable.
In case a cover layer such as an alignment mark which cannot be removed by the chemical etching is formed on the streets of a semiconductor wafer W, the rotary blade 28 is controlled to cut deep enough to reach and remove the layer on the streets, thereby permitting the semiconductor wafers to be completely etched to be diced.
As is described above, according to the method for dicing semiconductor wafer of the present invention, the tape member is applied to the circuit face of the semiconductor wafer, and it is subjected to the selective tape-removing step, whereby the portions of the tape lying along the crosswise streets are cut and removed. The semiconductor wafer thus partly uncovered is chemical-etched in the exposed crosswise streets to be divided into individual semiconductor chips. Advantageously, the etching process needs neither photomasks nor exposure equipment. By virtue of use of chemical etching the so provided semiconductor chips are free of cracks, and are high in flexural strength, thereby the quality of the semiconductor chips can be improved. Especially, in case semiconductor wafers have a thickness of 50 μm or less, they are most likely to cause cracks or inner-stress when being mechanically cut into semiconductor chips. Even such thin semiconductor wafers can be hardly cracked or inner-stressed when being chemically etched to divide into individual semiconductor chips.
Usually in semiconductor factories, mechanical dicing apparatuses are installed, and therefore, such existing equipment can be used in carrying out the dicing method according to the present invention. No extra investment is required for the purpose and accordingly it is economical.
Still advantageously, it does not take a long time to dice 50 or less micron-thick wafers by chemical etching although the time involved for erosion significantly increases for thicker wafers, and accordingly the productivity can be ensured.
As for conventional method including masking semiconductor wafers with a photoresist coating, the photoresist coating is often formed unevenly in thickness all over the surface of the wafer. Moreover, since the photoresist coating is difficult to be formed thick enough to remain even after the semiconductor wafer is completely eroded and diced, the photoresist coating is undesirably etched and removed before the wafer is diced into individual semiconductor chips. In the method according to the present invention, a tape member is used as a masking member, and is mechanically cut at portions lying on the crosswise streets of the wafer. Therefore, the masking member can be thick enough to remain even after the chemical etching step, whereby the problems mentioned above can effectively be solved, and the semiconductor wafers can be diced without fail.
Patent | Priority | Assignee | Title |
10112259, | Jun 15 2011 | Applied Materials, Inc. | Damage isolation by shaped beam delivery in laser scribing process |
10163713, | Jun 22 2010 | Applied Materials, Inc. | Wafer dicing using femtosecond-based laser and plasma etch |
10307866, | Nov 09 2015 | FURUKAWA ELECTRIC CO., LTD. | Method of producing semiconductor chip, and mask-integrated surface protective tape used therein |
10363629, | Jun 01 2017 | Applied Materials, Inc | Mitigation of particle contamination for wafer dicing processes |
10535561, | Mar 12 2018 | Applied Materials, Inc | Hybrid wafer dicing approach using a multiple pass laser scribing process and plasma etch process |
10566238, | Jun 22 2010 | Applied Materials, Inc. | Wafer dicing using femtosecond-based laser and plasma etch |
10661383, | Jun 01 2017 | Applied Materials, Inc. | Mitigation of particle contamination for wafer dicing processes |
10692765, | Nov 07 2014 | Applied Materials, Inc | Transfer arm for film frame substrate handling during plasma singulation of wafers |
10714390, | Jun 22 2010 | Applied Materials, Inc. | Wafer dicing using femtosecond-based laser and plasma etch |
10903121, | Aug 14 2019 | Applied Materials, Inc | Hybrid wafer dicing approach using a uniform rotating beam laser scribing process and plasma etch process |
10910271, | Jun 22 2010 | Applied Materials, Inc. | Wafer dicing using femtosecond-based laser and plasma etch |
11011424, | Aug 06 2019 | Applied Materials, Inc | Hybrid wafer dicing approach using a spatially multi-focused laser beam laser scribing process and plasma etch process |
11158540, | May 26 2017 | Applied Materials, Inc | Light-absorbing mask for hybrid laser scribing and plasma etch wafer singulation process |
11195756, | Sep 19 2014 | Applied Materials, Inc | Proximity contact cover ring for plasma dicing |
11211247, | Jan 30 2020 | Applied Materials, Inc | Water soluble organic-inorganic hybrid mask formulations and their applications |
11217536, | Mar 03 2016 | Applied Materials, Inc. | Hybrid wafer dicing approach using a split beam laser scribing process and plasma etch process |
11342226, | Aug 13 2019 | Applied Materials, Inc | Hybrid wafer dicing approach using an actively-focused laser beam laser scribing process and plasma etch process |
11355394, | Sep 13 2018 | Applied Materials, Inc | Wafer dicing using hybrid laser scribing and plasma etch approach with intermediate breakthrough treatment |
11600492, | Dec 10 2019 | Applied Materials, Inc | Electrostatic chuck with reduced current leakage for hybrid laser scribing and plasma etch wafer singulation process |
11621194, | Jun 22 2010 | Applied Materials, Inc. | Wafer dicing using femtosecond-based laser and plasma etch |
11764061, | Jan 30 2020 | Applied Materials, Inc. | Water soluble organic-inorganic hybrid mask formulations and their applications |
6930276, | Jun 05 2002 | Intel Corporation | Wafer cutting using laser marking |
7439162, | Nov 29 2005 | Disco Corporation | Method of dividing wafer into individual devices after forming a recessed portion of the wafer and making thickness of wafer uniform |
7518217, | Nov 11 2004 | Yamaha Corporation | Semiconductor device, semiconductor wafer, chip size package, and methods of manufacturing and inspection therefor |
7662666, | Nov 30 2006 | Disco Corporation | Method of processing wafer |
7682937, | Nov 25 2005 | ASMPT SINGAPORE PTE LTD | Method of treating a substrate, method of processing a substrate using a laser beam, and arrangement |
7799582, | May 30 2006 | Texas Instruments Incorporated | Mitigation of edge degradation in ferroelectric memory devices through plasma etch clean |
8383436, | Jan 24 2005 | Panasonic Corporation | Manufacturing method for semiconductor chips, and semiconductor chip |
8507363, | Jun 15 2011 | Applied Materials, Inc | Laser and plasma etch wafer dicing using water-soluble die attach film |
8557682, | Jun 15 2011 | Applied Materials, Inc | Multi-layer mask for substrate dicing by laser and plasma etch |
8557683, | Jun 15 2011 | Applied Materials, Inc | Multi-step and asymmetrically shaped laser beam scribing |
8598016, | Jun 15 2011 | Applied Materials, Inc | In-situ deposited mask layer for device singulation by laser scribing and plasma etch |
8642448, | Jun 22 2010 | Applied Materials, Inc | Wafer dicing using femtosecond-based laser and plasma etch |
8652940, | Apr 10 2012 | Applied Materials, Inc | Wafer dicing used hybrid multi-step laser scribing process with plasma etch |
8703581, | Jun 15 2011 | Applied Materials, Inc | Water soluble mask for substrate dicing by laser and plasma etch |
8759197, | Jun 15 2011 | APPLIED MATERIAL, INC | Multi-step and asymmetrically shaped laser beam scribing |
8845854, | Jul 13 2012 | Applied Materials, Inc | Laser, plasma etch, and backside grind process for wafer dicing |
8846498, | Apr 10 2012 | Applied Materials, Inc. | Wafer dicing using hybrid multi-step laser scribing process with plasma etch |
8853056, | Jun 22 2010 | Applied Materials, Inc | Wafer dicing using femtosecond-based laser and plasma etch |
8859397, | Jul 13 2012 | Applied Materials, Inc | Method of coating water soluble mask for laser scribing and plasma etch |
8883614, | May 22 2013 | Applied Materials, Inc. | Wafer dicing with wide kerf by laser scribing and plasma etching hybrid approach |
8883615, | Mar 07 2014 | Applied Materials, Inc. | Approaches for cleaning a wafer during hybrid laser scribing and plasma etching wafer dicing processes |
8912075, | Apr 29 2014 | Applied Materials, Inc. | Wafer edge warp supression for thin wafer supported by tape frame |
8912077, | Jun 15 2011 | Applied Materials, Inc | Hybrid laser and plasma etch wafer dicing using substrate carrier |
8912078, | Apr 16 2014 | Applied Materials, Inc. | Dicing wafers having solder bumps on wafer backside |
8927393, | Jan 29 2014 | Applied Materials, Inc. | Water soluble mask formation by dry film vacuum lamination for laser and plasma dicing |
8932939, | Apr 14 2014 | Applied Materials, Inc.; Applied Materials, Inc | Water soluble mask formation by dry film lamination |
8940619, | Jul 13 2012 | Applied Materials, Inc | Method of diced wafer transportation |
8946057, | Apr 24 2012 | Applied Materials, Inc | Laser and plasma etch wafer dicing using UV-curable adhesive film |
8951819, | Jul 11 2011 | Applied Materials, Inc | Wafer dicing using hybrid split-beam laser scribing process with plasma etch |
8969177, | Jun 29 2012 | Applied Materials, Inc | Laser and plasma etch wafer dicing with a double sided UV-curable adhesive film |
8975162, | Dec 20 2012 | Applied Materials, Inc | Wafer dicing from wafer backside |
8975163, | Apr 10 2014 | Applied Materials, Inc. | Laser-dominated laser scribing and plasma etch hybrid wafer dicing |
8980726, | Jan 25 2013 | Applied Materials, Inc | Substrate dicing by laser ablation and plasma etch damage removal for ultra-thin wafers |
8980727, | May 07 2014 | Applied Materials, Inc. | Substrate patterning using hybrid laser scribing and plasma etching processing schemes |
8991329, | Jan 31 2014 | Applied Materials, Inc. | Wafer coating |
8993414, | Jul 13 2012 | Applied Materials, Inc | Laser scribing and plasma etch for high die break strength and clean sidewall |
8999816, | Apr 18 2014 | Applied Materials, Inc.; Applied Materials, Inc | Pre-patterned dry laminate mask for wafer dicing processes |
9012305, | Jan 29 2014 | Applied Materials, Inc. | Wafer dicing using hybrid laser scribing and plasma etch approach with intermediate non-reactive post mask-opening clean |
9018079, | Jan 29 2014 | Applied Materials, Inc. | Wafer dicing using hybrid laser scribing and plasma etch approach with intermediate reactive post mask-opening clean |
9029242, | Jun 15 2011 | Applied Materials, Inc | Damage isolation by shaped beam delivery in laser scribing process |
9034771, | May 23 2014 | Applied Materials, Inc. | Cooling pedestal for dicing tape thermal management during plasma dicing |
9041198, | Oct 22 2013 | Applied Materials, Inc | Maskless hybrid laser scribing and plasma etching wafer dicing process |
9048309, | Jul 10 2012 | Applied Materials, Inc | Uniform masking for wafer dicing using laser and plasma etch |
9054176, | Jun 15 2011 | Applied Materials, Inc. | Multi-step and asymmetrically shaped laser beam scribing |
9076860, | Apr 04 2014 | Applied Materials, Inc. | Residue removal from singulated die sidewall |
9093518, | Jun 30 2014 | Applied Materials, Inc. | Singulation of wafers having wafer-level underfill |
9105710, | Aug 30 2013 | Applied Materials, Inc | Wafer dicing method for improving die packaging quality |
9112050, | May 13 2014 | Applied Materials, Inc. | Dicing tape thermal management by wafer frame support ring cooling during plasma dicing |
9117868, | Aug 12 2014 | Applied Materials, Inc. | Bipolar electrostatic chuck for dicing tape thermal management during plasma dicing |
9126285, | Jun 15 2011 | Applied Materials, Inc | Laser and plasma etch wafer dicing using physically-removable mask |
9129904, | Jun 15 2011 | Applied Materials, Inc | Wafer dicing using pulse train laser with multiple-pulse bursts and plasma etch |
9130030, | Mar 07 2014 | Applied Materials, Inc.; Applied Materials, Inc | Baking tool for improved wafer coating process |
9130056, | Oct 03 2014 | Applied Materials, Inc | Bi-layer wafer-level underfill mask for wafer dicing and approaches for performing wafer dicing |
9130057, | Jun 30 2014 | Applied Materials, Inc. | Hybrid dicing process using a blade and laser |
9142459, | Jun 30 2014 | Applied Materials, Inc. | Wafer dicing using hybrid laser scribing and plasma etch approach with mask application by vacuum lamination |
9159574, | Aug 27 2012 | Applied Materials, Inc. | Method of silicon etch for trench sidewall smoothing |
9159621, | Apr 29 2014 | Applied Materials, Inc. | Dicing tape protection for wafer dicing using laser scribe process |
9159624, | Jan 05 2015 | Applied Materials, Inc | Vacuum lamination of polymeric dry films for wafer dicing using hybrid laser scribing and plasma etch approach |
9165812, | Jan 31 2014 | Applied Materials, Inc. | Cooled tape frame lift and low contact shadow ring for plasma heat isolation |
9165832, | Jun 30 2014 | Applied Materials, Inc. | Method of die singulation using laser ablation and induction of internal defects with a laser |
9177861, | Sep 19 2014 | Applied Materials, Inc. | Hybrid wafer dicing approach using laser scribing process based on an elliptical laser beam profile or a spatio-temporal controlled laser beam profile |
9177864, | Jul 13 2012 | Applied Materials, Inc. | Method of coating water soluble mask for laser scribing and plasma etch |
9196498, | Aug 12 2014 | Applied Materials, Inc. | Stationary actively-cooled shadow ring for heat dissipation in plasma chamber |
9196536, | Sep 25 2014 | Applied Materials, Inc.; Applied Materials, Inc | Hybrid wafer dicing approach using a phase modulated laser beam profile laser scribing process and plasma etch process |
9209084, | Oct 22 2013 | Applied Materials, Inc. | Maskless hybrid laser scribing and plasma etching wafer dicing process |
9218992, | Jun 15 2011 | Applied Materials, Inc. | Hybrid laser and plasma etch wafer dicing using substrate carrier |
9224625, | Jun 15 2011 | Applied Materials, Inc | Laser and plasma etch wafer dicing using water-soluble die attach film |
9224650, | Sep 19 2013 | Applied Materials, Inc. | Wafer dicing from wafer backside and front side |
9236284, | Jan 31 2014 | Applied Materials, Inc | Cooled tape frame lift and low contact shadow ring for plasma heat isolation |
9236305, | Jan 25 2013 | Applied Materials, Inc | Wafer dicing with etch chamber shield ring for film frame wafer applications |
9245802, | Jun 22 2010 | Applied Materials, Inc. | Wafer dicing using femtosecond-based laser and plasma etch |
9245803, | Oct 17 2014 | Applied Materials, Inc. | Hybrid wafer dicing approach using a bessel beam shaper laser scribing process and plasma etch process |
9252057, | Oct 17 2012 | Applied Materials, Inc | Laser and plasma etch wafer dicing with partial pre-curing of UV release dicing tape for film frame wafer application |
9263308, | Jun 15 2011 | Applied Materials, Inc. | Water soluble mask for substrate dicing by laser and plasma etch |
9269604, | Apr 29 2014 | Applied Materials, Inc. | Wafer edge warp suppression for thin wafer supported by tape frame |
9275902, | Mar 26 2014 | Applied Materials, Inc. | Dicing processes for thin wafers with bumps on wafer backside |
9281244, | Sep 18 2014 | Applied Materials, Inc. | Hybrid wafer dicing approach using an adaptive optics-controlled laser scribing process and plasma etch process |
9293304, | Dec 17 2013 | Applied Materials, Inc.; Applied Materials, Inc | Plasma thermal shield for heat dissipation in plasma chamber |
9299611, | Jan 29 2014 | Applied Materials, Inc | Method of wafer dicing using hybrid laser scribing and plasma etch approach with mask plasma treatment for improved mask etch resistance |
9299614, | Dec 10 2013 | Applied Materials, Inc | Method and carrier for dicing a wafer |
9312177, | Dec 06 2013 | Applied Materials, Inc | Screen print mask for laser scribe and plasma etch wafer dicing process |
9330977, | Jan 05 2015 | Applied Materials, Inc | Hybrid wafer dicing approach using a galvo scanner and linear stage hybrid motion laser scribing process and plasma etch process |
9343366, | Apr 16 2014 | Applied Materials, Inc. | Dicing wafers having solder bumps on wafer backside |
9349648, | Jul 22 2014 | Applied Materials, Inc. | Hybrid wafer dicing approach using a rectangular shaped two-dimensional top hat laser beam profile or a linear shaped one-dimensional top hat laser beam profile laser scribing process and plasma etch process |
9355907, | Jan 05 2015 | Applied Materials, Inc | Hybrid wafer dicing approach using a line shaped laser beam profile laser scribing process and plasma etch process |
9460966, | Oct 10 2013 | Applied Materials, Inc | Method and apparatus for dicing wafers having thick passivation polymer layer |
9478455, | Jun 12 2015 | Applied Materials, Inc | Thermal pyrolytic graphite shadow ring assembly for heat dissipation in plasma chamber |
9570314, | Oct 13 2014 | UTAC HEADQUARTERS PTE LTD | Methods for singulating semiconductor wafer |
9583375, | Apr 14 2014 | Applied Materials, Inc. | Water soluble mask formation by dry film lamination |
9601375, | Apr 27 2015 | Applied Materials, Inc | UV-cure pre-treatment of carrier film for wafer dicing using hybrid laser scribing and plasma etch approach |
9620379, | Mar 14 2013 | Applied Materials, Inc. | Multi-layer mask including non-photodefinable laser energy absorbing layer for substrate dicing by laser and plasma etch |
9721839, | Jun 12 2015 | Applied Materials, Inc | Etch-resistant water soluble mask for hybrid wafer dicing using laser scribing and plasma etch |
9741619, | Oct 13 2014 | UTAC HEADQUARTERS PTE. LTD. | Methods for singulating semiconductor wafer |
9768014, | Jan 31 2014 | Applied Materials, Inc. | Wafer coating |
9793132, | May 13 2016 | Applied Materials, Inc | Etch mask for hybrid laser scribing and plasma etch wafer singulation process |
9852997, | Mar 25 2016 | Applied Materials, Inc | Hybrid wafer dicing approach using a rotating beam laser scribing process and plasma etch process |
9972575, | Mar 03 2016 | Applied Materials, Inc | Hybrid wafer dicing approach using a split beam laser scribing process and plasma etch process |
Patent | Priority | Assignee | Title |
5597767, | Jan 06 1995 | Texas Instruments Incorporated | Separation of wafer into die with wafer-level processing |
6620649, | Apr 24 2001 | LAPIS SEMICONDUCTOR CO , LTD | Method for selectively providing adhesive on a semiconductor device |
6642127, | Oct 19 2001 | Applied Materials, Inc.; Applied Materials, Inc | Method for dicing a semiconductor wafer |
6716723, | Jun 05 2002 | Intel Corporation | Wafer cutting using laser marking |
JP10256331, | |||
JP2001127011, | |||
JP2001148358, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 10 2003 | SEKIYA, KAZUMA | Disco Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015033 | /0991 | |
Oct 23 2003 | Disco Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 20 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 09 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 10 2012 | ASPN: Payor Number Assigned. |
Mar 30 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 12 2007 | 4 years fee payment window open |
Apr 12 2008 | 6 months grace period start (w surcharge) |
Oct 12 2008 | patent expiry (for year 4) |
Oct 12 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 12 2011 | 8 years fee payment window open |
Apr 12 2012 | 6 months grace period start (w surcharge) |
Oct 12 2012 | patent expiry (for year 8) |
Oct 12 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 12 2015 | 12 years fee payment window open |
Apr 12 2016 | 6 months grace period start (w surcharge) |
Oct 12 2016 | patent expiry (for year 12) |
Oct 12 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |