A lower insulation layer, a charge storing layer, and an upper insulation layer are sequentially stacked on a substrate to form a gate insulation layer. A gate conductive layer is formed on the gate insulation layer. The gate electrode is patterned to expose a surface of the gate insulation layer. The charge storing layer is a barrier layer to oxygen diffusion during oxidization for curing etching damages caused by patterning. Thus, a gate bird's beak is prevented in the lower insulation layer. Spacers are formed on sidewalls of the gate electrode. The upper insulation layer is etched using the gate electrode and the spacers as an etch mask. impurity ions are implanted into the substrate adjacent to the gate electrode to form an impurity region. Since an upper insulation layer is not exposed during the ion implantation process, the upper insulation layer is not damaged.
|
1. A nonvolatile memory device comprising:
a substrate; a field region defining an active region of the substrate; a plurality of gate electrodes crossing a region of the active region; a gate insulation layer disposed between the active region and the gate electrode, the gate insulation layer including a lower insulation layer formed on an entire surface of the active region, a charge storing layer, and an upper insulation layer formed on less than the entire area of the active region; and an impurity region formed in areas of the active region between the gate electrodes.
2. The nonvolatile memory device of
3. The nonvolatile memory device as of
4. The nonvolatile memory device of
5. The nonvolatile memory device of
6. The nonvolatile memory device of
wherein a width at the bottom of the spacer equals the predetermined distance.
7. The nonvolatile memory device of
8. The nonvolatile memory device of
9. The nonvolatile memory device of
10. The nonvolatile memory device of
11. The nonvolatile memory device of
12. The nonvolatile memory device of
13. The nonvolatile memory device of
14. The nonvolatile memory device of
|
This application claims priority from Korean Patent Application No. 2002-19948, filed on Apr. 12, 2002, the contents of which are herein incorporated by reference in their entirety for all purposes.
1. Field of the Invention
This disclosure relates to nonvolatile memory devices and methods of fabricating the same and, more particularly, to floating trap type nonvolatile memory devices and methods of fabricating the same.
2. Description of the Related Art
The importance of nonvolatile semiconductor memories has been emphasized together with dynamic random access memories (DRAMs) and static random access memories (SRAMs). Unlike volatile random access memories (RAMs) that temporarily store used data, nonvolatile memory devices can maintain stored data even if power is cut off. In particular, electrically erasable and programmable read only memories (EEPROMs) are considered as preferable among the nonvolatile memories, because EEPROMs are capable of programming and erasing data, and readily rewriting data.
EEPROMs can be typically categorized as either bit erase memories capable of erasing and reading data in bits, or flash memories capable of erasing data in blocks of several tens to several hundreds bytes or more and writing in bits. Because the bit erase memory may selectively erase and program data in bits, the bit erase memory is easily used and applied. However, the bit erase memory needs two transistors, i.e., a memory transistor and a selection transistor, therefore, a chip size is large and the corresponding price is high. On the other hand, the flash memory is capable of programming data in bits, and erasing in all bits or in blocks. Since a memory cell of the flash memory includes one transistor, the area of the cell is relatively small.
The flash memories can be typically divided into NOR-type structures and NAND-type structures. In the NOR-type structure, cells are disposed in parallel between a bit line and a ground. In the NAND-type structure, cells are disposed in series between a bit line and a ground.
Referring to
Referring to
Functionally, the NAND-type flash memory has slower reading speed than the NOR-type flash memory, and has a restriction of reading and writing data by taking a number of cells connected in series to the NAND-type cell array as one block. However, as the NAND-type flash memory has a smaller cell area, fabrication costs per bit can be reduced.
The flash memory devices are either floating gate type or floating trap type. SONOS (polysilicon-oxide-nitride-oxide-silicon) structural devices are well known as a floating trap type.
While the floating gate device injects electric charges into a floating gate, the SONOS device injects electric charges into a trap disposed in a silicon nitride layer. The floating gate device has the limit of decreasing a cell size, and is subjected to high voltages for program and erase operations. On the other hand, the SONOS device meets the needs of low power and low voltage, and enables high integration.
Referring to
Referring to
Embodiments of the invention address these and other limitations of the prior art.
Embodiments of the invention provide nonvolatile memory devices and methods of fabricating the same that can prevent a bird's beak during the oxidization process that is performed to cure etching damages after patterning a gate electrode.
Embodiments of the invention also provide nonvolatile memory devices and methods of fabricating the same that can prevent damage of an upper insulation layer by removing the upper insulation layer before an ion implantation process for forming a source/drain region.
These features of the invention can be achieved by nonvolatile memory devices that include a substrate, a field region disposed at the substrate to define an active region, a plurality of gate electrodes crossing a predetermined region of the active region, and a gate insulation layer intervened between the active region and the gate electrode. The gate insulation layer includes a lower insulation layer, a charge storing layer, and an upper insulation layer. Also, an impurity region is formed in the active region between the gate electrodes. At this time, the lower insulation layer is extended between the gate electrodes to be formed on the active region. That is, the lower insulation layer is disposed on an entire surface of the active region. Also, the charge storing layer may be formed to be extended between the gate electrodes, and spacers may be formed on sidewalls of the gate electrode.
Other features of the invention can be achieved by methods of fabricating the nonvolatile memory devices that include forming a gate insulation layer by sequentially stacking a lower insulation layer, a charge storing layer, and an upper insulation layer on a substrate. A gate conductive layer is formed on the gate insulation layer and selectively etched, thereby forming a gate electrode exposing a surface of the gate insulation layer. After patterning the gate electrode, oxidization is performed to cure etching damages. At this time, since the charge storing layer of the gate insulation layer serves as a barrier layer to oxygen diffusion, a gate bird's beak is prevented. Spacers are formed on sidewalls of the gate electrode. The upper insulation layer is then selectively etched by using the gate electrode and the spacers as an etch mask. Impurity ions are implanted into the substrate adjacent to the gate electrode to form an impurity region. In this case, because the upper insulation layer is removed before the ion implantation process, the upper insulation layer is prevented from damage caused by the ion implantation.
The invention will now be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. The invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the thickness of layers and regions are exaggerated for clarity. It will also be understood that when a layer is referred to as being "on" another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present. Like numbers refer to like elements throughout.
Hereinafter, methods for fabricating the nonvolatile memory device of the foregoing embodiments will be described.
Referring to
In the case where the upper insulation 106 is composed of a high k-dielectric layer, the device may exhibit stable erase characteristics as compared with a conventional device of oxide-nitride-oxide (ONO) structure. That is, when an erase operation is performed, a lower electric field is applied to the upper insulation layer than the lower insulation layer due to a difference in a dielectric constant between the lower and upper insulation layers. This makes it possible to prevent a leakage current from a gate electrode.
The upper insulation layer 106 has a high dielectric constant that may be composed of metal oxides of elements from group III (Al, Ga, In, Ta, Sc, La, and the like) or group VB (P, As, Sb, Bi, and the like) of the Mendeleev Periodic Table, oxides obtained by doping elements of group IV into said metal oxides, one of HfO2 and Hfl-xAlxOy, or a combination of said materials.
Next, a lower gate conductive layer 108 is formed on the upper insulation layer 106. The lower gate conductive layer 108 may be composed of polysilicon, and has a thickness of about 500 Å.
Continuously, the lower gate conductive layer 108 and the gate insulation layer 107 are selectively etched using a mask pattern (not shown) that is formed by a photolithographic process as an etch mask. As a result, a lower gate line 108 is formed to expose a surface of the substrate 100. The semiconductor substrate 100 is then etched using the same mask to form a trench 109. An insulating material covers the mask pattern (not shown) and sufficiently fills the trench 109. The insulating material is planarized using a chemical mechanical polishing (CMP) until the mask pattern (not shown) is exposed. Thus, a field region 110 is formed to fill a gap between the trench 109 and the lower gate electrode line 108.
Next, the mask patterned is removed, and an upper gate conductive layer 112 is formed on an entire surface of the substrate. The upper gate conductive layer 112 may be composed of polysilicon. The lower gate line 108 and the upper gate conductive layer 112 constitute a gate conductive layer 113.
Thereafter, a salicide process is carried out to form a silicide layer 114 on the upper gate conductive layer 112, and this lowers the resistance of the gate conductive layer 113. The silicide layer 114 may be formed of one element selected from the group consisting of cobalt (Co), titanium (Ti), nickel (Ni), tungsten (W), platinum (Pt), hafnium (Hf), and palladium (Pd).
Next, a hard mask layer is formed on the gate conductive layer 113 where the silicide layer 114 is formed, and then patterned to form a hard mask 116. The hard mask layer may be composed of one selected from the consisting of silicon oxide, silicon nitride, silicon carbide (SiC), polysilicon, metal oxides, and metals.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
By using the gate electrode 113 as an ion implantation mask, impurity ions are implanted into the active region to form an impurity region 125 that corresponds to a source/drain region. As a result, a nonvolatile memory device illustrated in
The processes illustrated in
Unlike the embodiment illustrated in
Referring to
Referring to
By using the gate electrode 113, the extended upper insulation layer 106, and the charge storing layer 104 as an ion implantation mask, an impurity region 125 corresponding to a source/drain region is formed. As a result, the nonvolatile memory device illustrated in
The processes illustrated in
To arrive at the embodiment of
According to embodiments of the invention described above, in a method of fabricating a floating trap type memory device, a bird's beak generated by oxidization of a lower insulation layer can be prevented during the oxidization process for curing etching damages caused by selectively etching a gate electrode. Also, since an upper insulation layer is not exposed during the ion implantation process for forming a source/drain region, the upper insulation layer is not attacked. In addition, because the upper insulation layer is composed of a higher k-dielectric material than the lower insulation layer, a leakage current is prevented. Consequently, nonvolatile memory devices are reliably achieved.
Although the preferred embodiments of the present invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as described in the accompanying claims.
Patent | Priority | Assignee | Title |
7368350, | Dec 20 2005 | Polaris Innovations Limited | Memory cell arrays and methods for producing memory cell arrays |
7553725, | Jul 20 2005 | SAMSUNG ELECTRONICS CO , LTD | Nonvolatile memory devices and methods of fabricating the same |
7629232, | Sep 30 2005 | Kabushiki Kaisha Toshiba | Semiconductor storage device and manufacturing method thereof |
7791129, | Jan 25 2006 | NEC Corporation | Semiconductor device and method of producing the same including a charge accumulation layer with differing charge trap surface density |
7851847, | Dec 27 2006 | Hynix Semiconductor Inc. | Flash memory device and method of erasing the same |
8441063, | Dec 30 2010 | MONTEREY RESEARCH, LLC | Memory with extended charge trapping layer |
8722489, | Apr 18 2011 | Powerchip Semiconductor Manufacturing Corporation | Method of fabricating non-volatile memory device |
9882015, | Dec 08 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Transistors, semiconductor devices, and electronic devices including transistor gates with conductive elements including cobalt silicide |
Patent | Priority | Assignee | Title |
5079603, | May 26 1986 | SAMSUNG ELECTRONICS CO , LTD | Semiconductor memory device |
5168334, | Jul 31 1987 | Texas Instruments, Incorporated | Non-volatile semiconductor memory |
6342451, | Apr 22 1999 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Method of fabricating floating gates in semiconductor device |
6436767, | Mar 23 1999 | Renesas Electronics Corporation | Semiconductor memory device and process for manufacturing the same |
6445030, | Jan 30 2001 | Cypress Semiconductor Corporation | Flash memory erase speed by fluorine implant or fluorination |
6541816, | Nov 28 2000 | LONGITUDE FLASH MEMORY SOLUTIONS LTD | Planar structure for non-volatile memory devices |
20030062567, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 24 2003 | LEE, CHANG-HYUN | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013872 | /0107 | |
Mar 11 2003 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / | |||
Aug 23 2019 | UNIVERSITY OF NORTH CAROLINA, CHARLOTTE | NATIONAL SCIENCE FOUNDATION | CONFIRMATORY LICENSE SEE DOCUMENT FOR DETAILS | 050568 | /0001 |
Date | Maintenance Fee Events |
May 18 2005 | ASPN: Payor Number Assigned. |
May 02 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 24 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 24 2016 | REM: Maintenance Fee Reminder Mailed. |
Nov 16 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Nov 16 2007 | 4 years fee payment window open |
May 16 2008 | 6 months grace period start (w surcharge) |
Nov 16 2008 | patent expiry (for year 4) |
Nov 16 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 16 2011 | 8 years fee payment window open |
May 16 2012 | 6 months grace period start (w surcharge) |
Nov 16 2012 | patent expiry (for year 8) |
Nov 16 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 16 2015 | 12 years fee payment window open |
May 16 2016 | 6 months grace period start (w surcharge) |
Nov 16 2016 | patent expiry (for year 12) |
Nov 16 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |