A face-to-face multi-chip flip-chip package includes a first chip, at least a second chip and a package substrate. The package substrate has a top surface, a bottom surface and a concave wall between the top surface and the bottom surface. The second chip is flip-chip mounted on active surface of the first chip. The first chip is mounted on the package substrate so that the second chip is placed inside a chip accommodation space of the package substrate which is defined by the concave wall. A side surface of the second chip is a progressive distance from the chip accommodation space for lessening capillary flow of underfilling material between the concave wall of the package substrate and the side surface of the second chip during dispensing the underfilling material.
|
1. A face-to-face multi-chip flip-chip package comprising:
a package substrate having a top surface, a bottom surface and a concave wall between the top surface and the bottom surface, wherein the concave wall defines a chip accommodation space; a first chip having a first active surface and a first back surface, wherein the first active surface of the first chip faces to the bottom surface of the package substrate; at least a second chip having a second active surface, a second back surface and a side surface between the second active surface and the second back surface of the second chip, wherein the second active surface of the second chip faces to the first active surface of the first chip, the concave wall is not parallel to the side surface of the second chip; and an underfilling material formed between the first chip and the second chip.
16. A face-to-face multi-chip flip-chip package comprising:
a package substrate having a top surface, a bottom surface and a concave wall between the top surface and the bottom surface, wherein the concave wall defines a chip accommodation space, the concave wall is curvilinear; a first chip having a first active surface and a first back surface, wherein the first active surface of the first chip faces to the bottom surface of the package substrate; a plurality of first bumps formed between the first chip and the package substrate; at least a second chip having a second active surface, a second back surface and a side surface between the second active surface and the second back surface of the second chip, wherein the second active surface of the second chip faces to the first active surface of the first chip; and an underfilling material formed between the first chip and the second chip.
2. The face-to-face multi-chip flip-chip package of
3. The face-to-face multi-chip flip-chip package of
4. The face-to-face multi-chip flip-chip package of
5. The face-to-face multi-chip flip-chip package of
6. The face-to-face multi-chip flip-chip package of
7. The face-to-face multi-chip flip-chip package of
8. The face-to-face multi-chip flip-chip package of
9. The face-to-face multi-chip flip-chip package of
10. The face-to-face multi-chip flip-chip package of
11. The face-to-face multi-chip flip-chip package of
12. The face-to-face multi-chip flip-chip package of
13. The face-to-face multi-chip flip-chip package of
14. The face-to-face multi-chip flip-chip package of
15. The face-to-face multi-chip flip-chip package of
17. The face-to-face multi-chip flip-chip package of
18. The face-to-face multi-chip flip-chip package of
|
The present invention is relating to a multi-chip flip-chip package, particularly to a face-to-face multi-chip flip-chip package.
An improved multi-chip flip-chip package had been disclosed in U.S. Pat. No. 6,084,308 entitled "chip-on-chip integrated circuit package and method for making the same". A face-to-face flip chip assembly comprises a first chip and a second chip, and mounted on a package substrate. The package substrate has a cavity so as to accommodate a second chip which is face-to-face flip-chip mounted on the first chip. Also an insulation body is formed between the first chip and the second chip by capillary filling method. But a problem is that air pocket happens easily in the insulation body due to different capillary flowing speed. Please referring to
A primary object of the present invention is to provide a face-to-face multi-chip flip-chip package to solve the problem of harmful capillary flow of an underfilling material. The face-to-face multi-chip flip-chip package includes a package substrate having a concave wall to define a chip accommodation space. The concave wall is not parallel to an adjacent side surface of second chip inside the chip accommodation space. The concave wall is designed to reduce the capillary flow speed of underfilling material between the side surface of second chip and the chip accommodation space of the package substrate so as to avoid forming air pocket between second chip and first chip while dispensing underfilling material.
A secondary object of the present invention is to provide a face-to-face multi-chip flip-chip package. The face-to-face multi-chip flip-chip package includes a package substrate having a chip accommodation space defined by a concave wall for diminishing stress concentration of the package substrate.
According to the present invention, a face-to-face multi-chip flip-chip package comprises a package substrate having a top surface, a bottom surface and a concave wall between the top surface and the bottom surface. The concave wall defines a chip accommodation space, such as an opening or a cavity on the bottom surface. Preferably, the chip accommodation space is an opening in the shape of circular or elliptic shape to avoid the problem of stress concentration. A first chip, such as logic chip or other big size of chip, is mounted to the package substrate. The first chip has a first active surface with first bumps and a first back surface. The first chip is flip-chip mounted to the bottom surface of the package substrate. At least a second chip, such as a memory chip with a small size or other small size of chip, is flip-chip mounted to the first chip. The second chip has a second active surface, a second back surface and a plurality of side surfaces between the second active surface and the second back surface. Preferably, the second chip is disposed inside the chip accommodation space. By means of face-to-face flip-chip mounting technique, bumps are formed between the second active surface of the second chip and the first active surface of the first chip. An underfilling material is formed between the first chip and the second chip by dispensing method. The concave wall has a progressive distance (not parallel) from adjacent side surfaces of the second chip, that is the four corners of the second chip are closer to the concave wall to influence flow resistant of underfilling material, so that the capillary flow speed of the underfilling material between the side surfaces of the second chip and the concave wall will be reduced.
Referring to the drawings attached, the present invention will be described by means of the embodiments below.
According to an embodiment of the present invention, referring to
The package substrate 110 is a circuit board of chip carrier, such as printed circuit board, ceramic circuit board or flexible circuit film. The package substrate 110 has a top surface 112, a bottom surface 113 and a concave wall 114 between the top surface 112 and the bottom surface 113. The concave wall 114 defines a chip accommodation space 111 which is a disc-like shape larger than the second chip 130 for containing the second chip 130. The chip accommodation space 111 may be an opening or a cavity on the bottom surface 113. In this embodiment, the chip accommodation space 111 is an opening passing through the top surface 112 and the bottom surface 113. It is preferable that the chip accommodation space 111 is an opening in shape of circular or elliptic shape. The chip accommodation space 111 is smaller than the first chip 120 and larger than the second chip 130.
The first chip 120 has a first active surface 121 and a first back surface 122 corresponding to the first active surface 121. The first chip 120 may be a logic chip, microcontroller or memory chip, which is larger than the second chip 130 in size. In this embodiment, the first chip 120 is larger than a chip accommodation space 111 of the package substrate 110. A plurality of first bumps 123 are formed on perimeters of the first active surface 121 of the first chip 120. The first active surface 121 of the first chip 120 faces toward the package substrate 110 and is flip-chip mounted to the bottom surface 113 of the package substrate 110.
The second chip 130 is flip-chip mounted to the first chip 120 and smaller than the first chip 120. Preferably, the second chip 130 is disposed inside the chip accommodation space 111. The second chip 130 may be a memory or a driver chip. The second chip 130 has a second active surface 131, a second back surface 132 corresponding to the second active surface 131 and a plurality of side surfaces 133 between the second active surface 131 and the second back surface 132. The second bumps 134 are formed on the second active surface 131 for outer electrical connection. Normally the side surfaces 133 of the second chip 130 are formed by dicing a wafer and are vertical to the second active surface 131 and the second back surface 132. The second active surface 131 of the second chip 130 faces to the first active surface 121 of the first chip 120 by flip-chip mounting the second chip 130 to the first active surface 121 of the first chip 120, and the second bumps 134 are bonded between the second chip 130 and the first chip 120 in array. The side surfaces 133 of the second chip 130 have a progressive distance from the concave wall 114 for influencing flow speed of the underfilling material 140 during dispensing.
The thermosetting underfilling material 140 sealing the bumps 123, 134 is formed between the first chip 120 and the second chip 130 by dispensing method. Furthermore, a plurality of solder balls 150 are formed on the top surface 112 or the bottom surface 113 of the package substrate 110 for surface mounting. In this embodiment, the solder balls 150 are formed on the top surface 112 of the package substrate 110.
Referring to
The above description of embodiments of this invention is intended to be illustrated and not limiting. Other embodiments of this invention will be obvious to those skilled in the art in view of the above disclosure.
Patent | Priority | Assignee | Title |
11209598, | Feb 28 2019 | International Business Machines Corporation | Photonics package with face-to-face bonding |
7504726, | Jul 18 2006 | VIA Technologies, Inc. | Chip and manufacturing method and application thereof |
7745301, | Aug 22 2005 | TERAPEDE SYSTEMS, INC | Methods and apparatus for high-density chip connectivity |
7859120, | May 16 2008 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Package system incorporating a flip-chip assembly |
7960843, | Jun 27 2008 | Polaris Innovations Limited | Chip arrangement and method of manufacturing a chip arrangement |
8183089, | May 16 2008 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Method for manufacturing package system incorporating flip-chip assembly |
8476111, | Jun 16 2011 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit packaging system with intra substrate die and method of manufacture thereof |
8710654, | May 26 2011 | Kioxia Corporation | Semiconductor device and manufacturing method thereof |
8836115, | Jul 31 2008 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Stacked inverted flip chip package and fabrication method |
8957511, | Aug 22 2005 | TERAPEDE SYSTEMS, INC | Apparatus and methods for high-density chip connectivity |
9196575, | Feb 04 2013 | Altera Corporation | Integrated circuit package with cavity in substrate |
9224713, | May 26 2011 | Kioxia Corporation | Semiconductor device and manufacturing method thereof |
9899361, | Nov 12 2015 | Samsung Electronics Co., Ltd. | Semiconductor package |
Patent | Priority | Assignee | Title |
5760478, | Aug 20 1996 | GLOBALFOUNDRIES Inc | Clock skew minimization system and method for integrated circuits |
5790384, | Jun 26 1997 | Invensas Corporation | Bare die multiple dies for direct attach |
5804882, | May 22 1995 | Hitachi Chemical Company, LTD | Semiconductor device having a semiconductor chip electrically connected to a wiring substrate |
5869894, | Jul 18 1997 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | RF IC package |
6084308, | Jun 30 1998 | National Semiconductor Corporation | Chip-on-chip integrated circuit package and method for making the same |
6100593, | Feb 27 1998 | MONTEREY RESEARCH, LLC | Multiple chip hybrid package using bump technology |
6150724, | Mar 02 1998 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Multi-chip semiconductor device and method for making the device by using multiple flip chip interfaces |
6239484, | Jun 09 1999 | International Business Machines Corporation | Underfill of chip-under-chip semiconductor modules |
20030209808, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 02 2003 | WANG, MENG-JEN | Advanced Semiconductor Engineering, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014408 | /0695 | |
Apr 02 2003 | CHEN, YU-WEN | Advanced Semiconductor Engineering, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014408 | /0695 | |
Aug 19 2003 | Advanced Semiconductor Engineering, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
May 30 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 30 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 31 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 30 2007 | 4 years fee payment window open |
May 30 2008 | 6 months grace period start (w surcharge) |
Nov 30 2008 | patent expiry (for year 4) |
Nov 30 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 30 2011 | 8 years fee payment window open |
May 30 2012 | 6 months grace period start (w surcharge) |
Nov 30 2012 | patent expiry (for year 8) |
Nov 30 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 30 2015 | 12 years fee payment window open |
May 30 2016 | 6 months grace period start (w surcharge) |
Nov 30 2016 | patent expiry (for year 12) |
Nov 30 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |